© 2022 IEEE

IEEE Journal of Emerging and Selected Topics in Power Electronics Special Issue on Electric Machine Drives and Converters for Automotive Applications, Vol. 10, No. 3, pp. 3459-3476, June 2022

# Three-Phase Sinusoidal Output Buck-Boost GaN Y-Inverter for Advanced Variable Speed AC Drives

M. Antivachis, N. Kleynhans, J. W. Kolar

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works



# Three-Phase Sinusoidal Output Buck-Boost GaN Y-Inverter for Advanced Variable Speed AC Drives

Michael Antivachis, Nicolas Kleynhans and Johann W. Kolar

Power Electronic Systems Laboratory

ETH Zurich, Switzerland

antivachis@lem.ee.ethz.ch

Abstract—Motor drive systems supplied by a fuel-cell/battery are especially demanding when it comes to the design of the inverter. Besides a high performance (high efficiency  $\eta$  and power density  $\rho$ ), the inverter has to cope with the wide DC voltage variation of the fuel-cell/battery that supplies the motor drive. A promising three-phase inverter topology, denoted as Y-VSI, is presented in this paper. The Y-VSI is a modular three-phase inverter, and comprises three identical phase-modules connected to a common star "Y" point. Each phase-module is equivalent to a buck-boost DC/DC converter, which allows the AC output voltages to be higher or lower than the DC input voltage. Thereby, the Y-VSI effectively copes with the wide variation of the fuelcell/battery voltage. Each phase-module can be operated in a similar fashion to a conventional DC/DC converter, independently of the remaining two phases. Accordingly, a straightforward and simple operation/control of the Y-VSI is possible. In addition, the Y-VSI features an integrated output filter. This allows for continuous/sinusoidal motor voltage waveforms, eliminating the need of an additional filter between the inverter and the motor. This paper details the operating principle of the Y-VSI, and comparatively evaluates two modulation strategies. In order to validate the proposed concepts, a Y-VSI hardware prototype is assembled within the context of a high-speed motor drive. In the investigated drive system, a fuel-cell supplies the Y-VSI, which in return controls a 280 krpm 1 kW electric compressor. The Y-VSI hardware prototype is compared against a state-of-theart hardware prototype, which features two energy conversion stages. It is shown that the Y-VSI is  $\Delta \eta = +2.3\%$  more efficient and at the same time  $\Delta \rho = +10\%$  more power dense compared to the conventional inverter solution.

Index Terms—Drive system, High-speed, Inverter, Fuel-cell, Battery, Control system

#### I. INTRODUCTION

The electrification of vehicles has created new application opportunities for the power electronics industry [1]–[3]. One such application example is shown in **Fig. 1(a)**. There, a 10 kW fuel-cell is depicted, which is part of a fuel-cell vehicle powertrain. An auxiliary drive system controls a highspeed 1 kW electric compressor, which in return provides the required oxygen for the fuel-cell unit operation [4]. This compressor drive system is directly supplied by the fuelcell DC voltage  $U_i = 60 \text{ V}...120 \text{ V}$  and uses 10% of the fuel-cell power. The employed high-speed 280 krpm electric compressor [5] has a nominal phase voltage amplitude of  $\hat{U}_o = 40 \text{ V}$ . The system specifications are summarized in **Tab. I**.

In general, motor drives placed on board of vehicles, demand efficient inverter systems in a small form factor. Besides



**Fig. 1:** Motor drive application. (a) An electric compressor provides oxygen to the fuel-cell, while a motor drive, directly supplied by the same fuel-cell, controls the electric compressor. (b) Fuel-cell voltage-current characteristics.

**TABLE I:** Specifications of **Fig. 1** motor drive. The nominal operating condition is highlighted in bold.

| Fuel-cell voltage     | $U_{i}$       | <b>60 V</b> 120 V     |
|-----------------------|---------------|-----------------------|
| Fuel-cell power       | P             | 0 W <b>10 kW</b>      |
| Inverter output freq. | $f_{\rm m}$   | 0 Hz <b>5 kHz</b>     |
| Inverter power        | P             | 0 W <b>1.1 kW</b>     |
| Motor speed           | n             | 0 rpm <b>280 krpm</b> |
| Motor voltage         | $\hat{U}_{m}$ | 0 V40 V (phase, PK)   |
| Motor power           | P             | 0 W <b>1 kW</b>       |

the high performance, the new generation of inverter systems is expected to offer additional functionalities:

(i) Buck-boost operation. The inverter system must cope with the wide voltage variation of a fuel-cell. The fuel-cell voltage is highly dependent on the operating point, as depicted in **Fig. 1(b)**. The fuel-cell voltage is high when no current is drawn, while the fuel-cell voltage is decreasing as the drawn current increases [6]. The inverter has to always guarantee the full speed range of the motor. That is, the inverter must be able to generate the nominal motor voltage, which is proportional to the motor speed, independent of the input voltage fluctuation. It is noted, that similar consideration apply for inverters supplied by a battery. In this case, the DC input voltage can significantly fluctuate, depending on the charging status and the operating temperature of the battery.

(ii) High quality motor voltage. High-speed motors are an essential component of power dense motor drives, thanks to their small volume/weight. However, such motors are sensitive to poor current quality, which induces high rotor losses [7], [8]. Therefore, the inverter must guarantee high quality, sinusoidal motor voltages/currents. In addition, the fast switching speeds of the latest generation of wide-bandgap (WBG) semiconductor devices cause high  $du/dt > 30 \text{ kV/}\mu\text{s}$  [9], [10], which poses a great concern for the motor reliability. The most common problem is premature bearing failure due to high common-mode (CM) du/dt [11]–[13]. For the above reasons, a DM/CM sine-wave output filter must be placed between the inverter and the motor.

There has been extensive research in literature, towards inverter topologies with a wide input-to-output voltage ratio. A conventional voltage source inverter (VSI), only features buck-type functionality, hence cannot be directly used in the examined application. However, by exchanging the DC link capacitor of a VSI, with an *LC* DC link impedance network, then the Z-source inverter (ZSI) is derived [14], [15]. The ZSI utilizes shoot-through zero states [16], [17], and its unique DC link impedance network, in order to achieve buck-boost capability, i.e. generates AC output voltages which are higher or lower than the input voltage. However, the ZSI suffers from increased voltage/current stress under boost operation, a fact that effectively limits its usability [18]–[20].

Buck-boost inverters with two energy conversion stages, as shown in Fig. 2, have found broad acceptance. In order to enable boost functionality, a boost-type DC/DC converter is placed before a VSI. The dedicated boost-type DC/DC converter (DC/DC stage) adapts the fluctuating input voltage  $U_i$  to a higher DC link voltage  $U_{DC}$ , when necessary. The DC link voltage supplies the VSI, which generates the AC motor voltages (DC/AC stage). A DM/CM filter is placed after the VSI in order to ensure high quality voltage for the motor. This popular inverter solution is denoted as boost-VSI (B-VSI). A two-stage inverter [21]-[24] processes the transmitted power twice, first in the DC/DC stage and then in the DC/AC stage, thus the overall performance is compromised. The increased number of inductive components and semiconductor losses originating from the DC/DC stage result in a low efficiency and a relatively large volume.

A current source inverter (CSI) based solution can be used instead of the B-VSI [25], [26]. The CSI is inherently a boosttype inverter [27]–[29], i.e. it generates AC output voltages which are strictly greater than the input voltage. In order to enable buck functionality, in addition to the inherent boost functionality of the CSI, a buck-type DC/DC converter must precede the CSI. Therefore, a two-stage inverter topology results, denoted as buck-CSI (B-CSI) [30], [31]. The switches of the CSI have to be realized with two anti-series connected devices (two anti-series MOSFETs or a MOSFET anti-series connected with a diode) [32], a fact that potentially leads to higher complexity, reliability concerns and higher conduction losses. This is a drawback of the B-CSI which limits its practical use.

In response to the shortcomings of the state-of-the-art inverter solutions, the Y-VSI inverter topology [33], [34] of **Fig. 3**, is proposed in this paper. The Y-VSI is based on the well established idea of modular three-phase inverters [35]–[41], where three identical DC/DC converters are connected to a common star "Y" point. In the case of the Y-VSI, each phase-module is equivalent to a non-isolated buck-boost DC/DC converter, while the three phase-modules are connected to the negative DC rail n (star point). The modular concept employed by the Y-VSI is highlighted in **Fig. 4**. The Y-VSI benefits from four key features:

(i) Buck-boost capability. Thanks to the inherent buck-boost characteristics of each phase-module, the AC output voltage can be higher or lower than the DC input voltage.

(ii) High efficiency. The Y-VSI processes the transmitted power P in a unique way. In the typical case, only three out of the six half-bridges are switched, at any given point in time. As a result, low switching losses are generated and a high inverter efficiency is achieved.

(iii) High quality motor voltage. The Y-VSI features an integrated  $L_o - C_o$  output filter, hence generates continuous/sinusoidal motor voltages. Therefore, no additional filter is required, between the inverter and the motor.

(iv) Simple control strategy. Each phase-module can be controlled independently of the remaining two phases and employs a simple control configuration, similar to conventional DC/DC converters.

In a first step, the operating principle of the Y-VSI is explained in **Sec. II**. In particular, two modulation strategies are proposed, while the uncomplicated control of the Y-VSI is highlighted. In **Sec. III**, the voltage/current stresses on the different inverter components are analytically derived, and are followed by a comprehensive design guideline. The proposed concept is experimentally validated in **Sec. IV**. A Y-VSI hardware prototype and a conventional B-VSI hardware prototype are purposely assembled and compared for the specifications of **Tab. I**. The experimental results validate the performance benefits derived from the Y-VSI technology. Finally, the conclusions are drawn in **Sec. V**.

## II. OPERATION PRINCIPLE

A three-phase inverter system can be constructed in a modular way [36]–[41] as is visualised in **Fig. 4**. Three identical phase-modules, each comprising a non-isolated DC/DC converter, are connected to a common star "Y" point. Following this modular inverter concept, the Y-VSI of **Fig. 3** consists of three buck-boost DC/DC converters [42] connected to the negative DC rail n (star point). The phase a module comprises two half-bridges, the buck half-bridge  $\bar{a}_1$  and the boost halfbridge  $\bar{a}_2$ , connected to the opposite terminals of an inductor  $L_0$ . When the inverter output voltage is lower than the input voltage  $u_{an} \leq U_i$ , the Y-VSI operates in buck regime of **Fig. 5(a)**, where only the buck half-bridge  $\bar{a}_1$  is switched.



Fig. 2: State-of-the-art boost voltage source inverter (B-VSI) solution for a motor drive with a wide input-to-output voltage ratio. The B-VSI is a two-stage converter: a dedicated DC/DC stage steps-up the fuel-cell voltage  $U_i$  to a higher DC link voltage  $U_{DC}$ , while a DC/AC stage generates the three-phase motor voltage system. A differential-mode/common-mode (DM/CM) filter is placed between the inverter and the motor, in order to ensure continuous/sinusoidal motor voltages.



**Fig. 3:** Proposed Y voltage source inverter (Y-VSI) solution for a motor drive with a wide input-to-output voltage ratio. Three identical buck-boost phase-modules comprise the Y-VSI, as is highlighted in **Fig. 4**. The Y-VSI features an integrated differential-mode/common-mode (DM/CM) output filter, thereby sinusoidal motor voltages/currents are generated.

Contrary, when the inverter output voltage is higher than the input voltage  $u_{an} > U_i$ , the Y-VSI operates in boost regime of **Fig. 5(b)**, where only the boost half-bridge  $\bar{a}_2$  is switched. Furthermore, phase *a* includes an output capacitor  $C_0$ , placed between the output terminal *a* and the negative DC rail *n*. The Y-VSI generates three sinusoidal motor phase voltages

$$u_{m,a}(t) = u_{ao} = \hat{U}_{m} \cos(\omega_{m} t)$$
  

$$u_{m,b}(t) = u_{bo} = \hat{U}_{m} \cos(\omega_{m} t - \frac{2\pi}{3}),$$
  

$$u_{m,c}(t) = u_{co} = \hat{U}_{m} \cos(\omega_{m} t + \frac{2\pi}{3})$$
(1)

where  $\omega_{\rm m} = 2\pi f_{\rm m}$  is the motor fundamental angular velocity. The resulting sinusoidal motor currents are

$$i_{m,a}(t) = \hat{I}_m \cos(\omega_m t - \phi)$$

$$i_{m,b}(t) = \hat{I}_m \cos(\omega_m t - \frac{2\pi}{3} - \phi).$$

$$i_{m,c}(t) = \hat{I}_m \cos(\omega_m t + \frac{2\pi}{3} - \phi)$$
(2)

For the sake of simplicity, the motor voltage is considered to be in phase with the motor current, i.e. unity power factor  $\cos(\phi) = 1 \leftrightarrow \phi = 0$ . The modulation index that relates the motor phase voltage amplitude  $\hat{U}_{\rm m}$  to the fuel-cell voltage  $U_{\rm i}$ is defined

$$M = \frac{U_{\rm m}}{\frac{1}{2}U_{\rm i}}.$$
(3)

The modulation index M can exceed the value of  $2/\sqrt{3}$ , which is the limit of a conventional VSI, thanks to the inherent buck-boost capability of the Y-VSI. Each phase-module is independent of the remaining two phases, thus the analysis is from now focused on phase a, when possible.

#### A. Sinusoidal Modulation (SPWM)

The sinusoidal motor voltage  $u_{\rm ao}$  cannot be directly generated by phase-module a. The motor phase voltage  $u_{\rm ao}$  assumes negative values, during the negative half-cycle ( $\pi/2 < \varphi < 3\pi/2$ ), while the output voltage of the phase a module (DC/DC converter) must be strictly positive  $u_{\rm an} \ge 0$ . Instead of sinusoidal voltages, the phase-modules [a, b, c] generate sinusoidal voltages with an offset  $u_{\rm off}$ 

$$u_{\rm an}(t) = U_{\rm m} \cos(\omega_{\rm m} t) + u_{\rm off} u_{\rm bn}(t) = \hat{U}_{\rm m} \cos(\omega_{\rm m} t - \frac{2\pi}{3}) + u_{\rm off}, u_{\rm cn}(t) = \hat{U}_{\rm m} \cos(\omega_{\rm m} t + \frac{2\pi}{3}) + u_{\rm off}$$
(4)

such that the output voltages remains always positive e.g.  $u_{an}(t) \ge 0$ . In a first step, a constant offset voltage is selected

$$u_{\rm off} = \hat{U}_{\rm m}.\tag{5}$$

Therefore, three sinusoidal voltages with the same constant offset voltage are generated with respect to the Y-VSI star point n. The phase a output voltage is

$$u_{\rm an}(\varphi) = \hat{U}_{\rm m}(\cos(\varphi) + 1). \tag{6}$$

The Y-VSI output voltages in this case are visualized in Fig. **6(a)**. Even though the inverter output voltages are offseted sinusoids, the line-to-line voltages  $u_{ab}$ ,  $u_{bc}$  and  $u_{ca}$  are sinusoidal. Accordingly, sinusoidal motor phase currents/voltages appear. Since the inverter output voltages have an offseted



Fig. 4: Modular three-phase inverter concept. Three identical buckboost DC/DC converter are referenced to a common star "Y" point (negative DC rail n) in order to assemble a modular three-phase inverter system.

sinusoidal shape, the current modulation strategy is denoted as sinusoidal pulse width modulation (SPWM). It is noted that, the offset voltage  $u_{off} = \hat{U}_m$  is common to all three phases and hence constitutes by definition a common-mode (CM) voltage component. A CM voltage component cannot drive any current in a three-phase motor with a floating neutral point o (or grid neutral point, in the case of grid connected inverter).

The characteristic waveforms of a Y-VSI employing SPWM are analysed in the following. Depending on the instantaneous motor voltage  $u_{ao}(t)$  value, the output inverter voltage  $u_{an}(t)$ can be higher or lower than the input voltage  $U_i$ . Accordingly, phase-module *a* operates in buck or boost regime as highlighted in **Fig. 6(a)** 

buck regime 
$$m_{\rm a}(\varphi) \le 1$$
,  $+\varphi_{\rm o} < \varphi < 2\pi - \varphi_{\rm o}$ , (7)  
boost regime  $m_{\rm a}(\varphi) > 1$ ,  $-\varphi_{\rm o} < \varphi < +\varphi_{\rm o}$ 

where  $m_a$  is the modulation factor, showing the instantaneous ratio between the inverter output voltage and the input voltage

$$m_{\rm a}(\varphi) = u_{\rm an}(\varphi)/U_{\rm i}.$$
 (8)

The transition angle from boost to buck regime is

$$\varphi_{\rm o} = \cos^{-1} \left( \frac{U_{\rm i} - \hat{U}_{\rm m}}{\hat{U}_{\rm m}} \right) \stackrel{(3)}{=} \cos^{-1} \left( \frac{2}{M} - 1 \right). \tag{9}$$

During buck regime in Fig. 6(c), the half-bridge  $\bar{a}_1$  (devices  $T_{a1} - T_{a2}$ ) is operated with the switching frequency  $f_s$ , while the high-side switch  $T_{a3}$  of the half-bridge  $\bar{a}_2$  is continuously turned-on (clamped). In this case, phase-module *a* reduces to a simple buck converter as is highlighted in Fig. 5(a). During boost regime in Fig. 6(c), the half-bridge  $\bar{a}_2$  (devices  $T_{a3} - T_{a4}$ ) is operated with the switching frequency  $f_s$ , while the high-side switch  $T_{a1}$  of the half-bridge  $\bar{a}_1$  is continuously turned-on (clamped). In this case, phase-module *a* reduces to a simple boost converter as is highlighted in Fig. 5(b). Depending on the instantaneous output voltage reference  $u_{an}(t)$ , the inverter transitions seamlessly between buck and boost regime.

The two half-bridges  $\bar{a}_1$  and  $\bar{a}_2$  are operated in a mutually exclusive fashion. That is, only one half-bridge is in switching operation, while the high-side switch of the other half-bridge is continuously turned on. In total, only three half-bridges are switched, at any given point in time. As a result, low



Fig. 5: (a) Buck regime of the Y-VSI, where the output voltage is lower than the input voltage  $u_{an}(t) \leq U_i$  and (b) boost regime, where the output voltage is greater than the input voltage  $u_{an}(t) > U_i$ .

switching losses are generated and high inverter efficiency is achieved. Note that a simple VSI employing SWPM results in continuous switching of three half-bridges, which is the same as the Y-VSI. A VSI is a single-stage inverter from a power conversion perspective. Accordingly, a Y-VSI can also be considered as a single-stage inverter topology, based on the number of switched half-bridges.

The characteristic waveforms of phase a, which are illustrated in **Fig. 6**, are half period symmetric. Therefore, the analytic expressions of those waveforms are calculated for only half of the fundamental period, i.e. in the interval  $0 < \varphi = \omega_m t < \pi$ . The duty cycles  $d_{a_1}$  and  $d_{a_2}$  which control the high-side switches of the half-bridges  $\bar{a}_1$  and  $\bar{a}_2$ , respectively, are now calculated. Each point in time t of the offseted sinusoidal output voltage  $u_{an}(t)$ , can be considered as a quasi-static operating point of the DC/DC converter phase-module. This is true because the switching frequency is much higher compared to the motor fundamental frequency  $f_s \gg f_m$ . Thereby, the duty cycles  $d_{a_1}$  and  $d_{a_2}$  can be derived

$$d_{a_{1}}(\varphi) = \min\left[1, m_{a}(\varphi)\right] \qquad = \begin{cases} 1, & 0 < \varphi \leq \varphi_{o} \\ m_{a}(\varphi), & \varphi_{o} < \varphi \leq \pi \end{cases},$$
(10)

$$d_{\mathbf{a}_{2}}(\varphi) = \min\left[1, \frac{1}{m_{\mathbf{a}}(\varphi)}\right] = \begin{cases} \frac{1}{m_{\mathbf{a}}(\varphi)}, & 0 < \varphi \le \varphi_{\mathbf{o}} \\ 1, & \varphi_{\mathbf{o}} < \varphi \le \pi \end{cases}.$$
(11)

The resulting duty cycles for the SPWM modulation are visualized in **Fig. 6(b)** and are calculated based on **(6)** as

$$d_{a_1}(\varphi) = \begin{cases} 1, & 0 < \varphi \le \varphi_0 \\ \frac{M(1 + \cos(\varphi))}{2}, & \varphi_0 < \varphi \le \pi \end{cases}, \quad (12)$$



Fig. 6: Sinusoidal modulation strategy (SPWM) characteristic waveforms. (a) Inverter output voltages (offseted sinusoidal shape). (b) Phase a duty cycles followed by (c) gate signals. (d) Phase a filter inductor current and motor current, (e) filter inductor current ripple and (f) motor voltages.



Fig. 7: Discontinuous modulation strategy (DPWM) characteristic waveforms. (a) Inverter output voltages (non-sinusoidal shape). (b) Phase a duty cycles followed by (c) gate signals. (d) Phase a filter inductor current and motor current, (e) filter inductor current ripple and (f) motor voltages.

TABLE II: Y-VSI characteristic waveforms, for sinusoidal modulation (SPWM) and discontinuous modulation (DPWM).

|                                              | <b>SPWM</b> $(M \ge 1)$                                         |                                           | <b>DPWM</b> $(M \ge 4/3)$                                                                                   |                                           |
|----------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| $u_{ m off}(arphi)$                          | $\hat{U}_{ m m}$                                                |                                           | $-\min[u_{ m ao}(arphi),u_{ m bo}(arphi),u_{ m co}(arphi)]$                                                 |                                           |
| $u_{\mathrm{an}}(arphi)$                     | $\hat{U}_{\rm m}(\cos(\varphi)+1)$                              |                                           | $\int \hat{U}_{\rm m}(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3})),$                                     | $0 < \varphi < 2\pi/3$                    |
|                                              |                                                                 |                                           | { 0,                                                                                                        | $2\pi/3 < \varphi < \pi$                  |
| $arphi_{ m o}$                               | $\cos^{-1}\left(\frac{2}{M}-1\right)$                           |                                           | $\cos^{-1}\left(\frac{2}{\sqrt{3}M}\right) + \frac{\pi}{6}$                                                 |                                           |
| $d_{\mathrm{a}_1}(arphi)$                    | ∫ 1,                                                            | $0 < \varphi \leq \varphi_{\rm o}$        | ( 1,                                                                                                        | $0 < \varphi \leq \varphi_{\mathrm{o}}$   |
|                                              | $\frac{M(1+\cos(\varphi))}{2}$ ,                                | $\varphi_{\mathrm{o}} < \varphi \leq \pi$ | $\left\{ \begin{array}{c} \frac{M(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3}))}{2}, \end{array} \right.$ | $\varphi_{\rm o} < \varphi \le 2\pi/3$    |
|                                              |                                                                 |                                           | $\left(\begin{array}{c}0,\end{array}\right)^{2}$                                                            | $2\pi/3 < \varphi \le \pi$                |
| $d_{\mathrm{a}_2}(arphi)$                    | $\int \frac{2}{M(1+\cos(\varphi))},$                            | $0 < \varphi \leq \varphi_{o}$            | $\begin{cases} \frac{2}{M(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3}))}, \end{cases}$                    | $0 < \varphi \leq \varphi_{o}$            |
|                                              | L 1,                                                            | $arphi_{ m o} < arphi \leq \pi$           | (1,                                                                                                         | $\varphi_{\mathrm{o}} < \varphi \leq \pi$ |
| $i_{	extsf{L}_{	extsf{o}},	extsf{a}}(arphi)$ | $\int \prod_{m} \cos(\varphi) \frac{M}{2} (\cos(\varphi) + 1),$ | $0 < \varphi \leq \varphi_{\mathrm{o}}$   | $\int I_{\rm m}\cos(\varphi)\frac{M}{2}(\cos(\varphi)-\cos(\varphi+\frac{2\pi}{3})),$                       | $0 < \varphi \leq \varphi_{\mathrm{o}}$   |
|                                              | $\int I_{\rm m}\cos(\varphi),$                                  | $arphi_{ m o} < arphi \leq \pi$           | $\int I_{\rm m}\cos(\varphi),$                                                                              | $\varphi_{\mathrm{o}} < \varphi \leq \pi$ |

$$d_{a_2}(\varphi) = \begin{cases} \frac{2}{M(1 + \cos(\varphi))}, & 0 < \varphi \le \varphi_{o} \\ 1, & \varphi_{o} < \varphi \le \pi \end{cases}.$$
(13)

Each phase-module features an integrated output filter  $(L_o - C_o)$  which allows for the continuous output voltages of **Fig. 6(a)**. The filter inductor characteristics are now analysed. The inductor current comprises a fundamental current component  $i_{L_o}(\varphi)$  and a current ripple  $\Delta i_{L_o}(\varphi)$  which is the result of the PWM operation. The fundamental inductor current is

$$i_{\mathrm{L}_{\mathrm{o}},\mathrm{a}}(\varphi) = \frac{i_{\mathrm{m},\mathrm{a}}}{d_{\mathrm{a}_{2}}} = \begin{cases} \hat{I}_{\mathrm{m}}\cos(\varphi)\frac{1}{d_{\mathrm{a}_{2}}}, & 0 < \varphi \leq \varphi_{\mathrm{o}}\\ \hat{I}_{\mathrm{m}}\cos(\varphi), & \varphi_{\mathrm{o}} < \varphi \leq \pi \end{cases}.$$
 (14)

In the case of SPWM, the inductor current is depicted in Fig. 6(d) and is calculated based on (2) and (13) as

$$i_{\mathbf{L}_{\mathbf{o}},\mathbf{a}}(\varphi) = \begin{cases} \hat{I}_{\mathbf{m}}\cos(\varphi)\frac{M}{2}(\cos(\varphi)+1), & 0 < \varphi \le \varphi_{\mathbf{o}} \\ \hat{I}_{\mathbf{m}}\cos(\varphi), & \varphi_{\mathbf{o}} < \varphi \le \pi \end{cases}$$
(15)

The inductor current waveform is non-sinusoidal. The maximum inductor current occurs during boost regime for  $\varphi = 0$  and is

$$\hat{I}_{\mathrm{L}_{\mathrm{o}}} = \hat{I}_{\mathrm{m}}M,\tag{16}$$

which is greater than the motor current amplitude  $I_m$ . The inductor current of (15) can be approximated by a simpler waveform

$$i_{\mathrm{L}_{\mathrm{o}},\mathrm{a}}(\varphi) = \hat{I}_{\mathrm{m}}\left(\frac{M+1}{2}\cos(\varphi) + \frac{M-1}{2}\right),\qquad(17)$$

which allows to calculate the RMS current of the filter inductor

$$I_{\rm L_o,RMS} = \frac{\hat{I}_{\rm m}}{\sqrt{2}} \frac{\sqrt{3M^2 - 2M + 3}}{2}.$$
 (18)

The current ripple of the inductor  $\Delta i_{L_0}$  is isolated in Fig. **6(e)**. The maximum occurring current ripple value (single-side amplitude) is

$$\Delta I_{\rm L_o} = \max\left[1, 4\frac{M-1}{M}\right] \cdot \frac{U_{\rm i}}{8L_{\rm o}f_{\rm s}}. \tag{19}$$

Finally, the output capacitor  $C_{\rm o}$  is analysed. The voltage  $u_{\rm an}$  across the capacitor is continuous, thus the Y-VSI provides a high quality voltage for the motor and no additional filtering is required at the AC output side. A voltage ripple  $\Delta u_{\rm C_o}$  is superimposed to the filter capacitor  $C_{\rm o}$  voltage due to the PWM operation of the Y-VSI. The maximum occurring voltage ripple value (single-side amplitude) is

$$\Delta U_{\rm C_o} = \Delta U_{\rm an} = \max\left[\frac{U_{\rm i}}{64L_{\rm o}C_{\rm o}f_{\rm s}^2}, \frac{M\hat{I}_{\rm m}}{8C_{\rm o}f_{\rm s}}\right].$$
 (20)

A voltage ripple of  $\Delta U_{an} < 2 \text{ V}$  should be achieved, in order to avoid parasitic bearing currents [43], [44].

The characteristic waveforms, corresponding to SPWM modulation strategy, are summarized in **Tab. II**. The derived formulas are valid for a modulation index  $M \ge 1$ . For this modulation index range, the Y-VSI transitions between buck

and boost regime (cf. **Fig. 5** and **6**). For a lower modulation index M = 0...1 the Y-VSI operates exclusively in buck regime, over the whole fundamental period, hence is equivalent to a simple VSI. The properties of the Y-VSI in the modulation range M = 0...1 are discussed in **Appx. A**.

#### B. Discontinuous Modulation (DPWM)

The offset voltage  $u_{\text{off}}$  of (4), was selected to be constant for the sinusoidal modulation (SPWM), in (5). However, this is not necessary: The offset voltage  $u_{\text{off}}$  is a degree of freedom that can be utilized in order to further improve the inverter performance. By selecting a time-varying offset voltage  $u_{\text{off}}(t)$ significant performance advantages can be achieved.

In the case of a two-level VSI, this degree of freedom has been extensively detailed in literature. By employing a time-varying offset voltages and/or common-mode voltage injection [45], [46], different modulation strategies are derived: For example, in the case of third harmonic injection [47], a sinusoidal offset voltage (third harmonic) is injected, while in the case of triangular voltage insertion [48], a triangular offset voltage is used. These modulation strategies allow for an optimal utilization of the VSI DC link voltage. In the case of discontinuous modulation (DPWM) [49], it is possible to generate a three-phase voltage system for the motor by switching only two out of the three phases of the VSI. Accordingly, the switching losses of the VSI are significantly reduced. There are many variants of DPWM [50], but in all cases a discontinuous offset voltage is injected.

The DPWM modulation concept is now extended for the Y-VSI. In particular, the time-varying offset voltage is

$$u_{\rm off}(t) = -\min[u_{\rm ao}(t), u_{\rm bo}(t), u_{\rm co}(t)].$$
 (21)

The Y-VSI output voltages are equal to the sum of the respective motor voltages and the offset voltage, according to (4). The three-phase output voltages are illustrated in Fig. 7(a), while the output voltage of phase a in particular is

$$u_{\rm an}(\varphi) = \begin{cases} u_{\rm ao} - u_{\rm bo}, & -\frac{2\pi}{3} < \varphi < 0\\ u_{\rm ao} - u_{\rm co}, & 0 < \varphi < \frac{2\pi}{3} \\ u_{\rm ao} - u_{\rm ao}, & \frac{2\pi}{3} < \varphi < \frac{4\pi}{3} \end{cases}$$
(22)  
$$u_{\rm an}(\varphi) = \begin{cases} \hat{U}_{\rm m} \left[ \cos(\varphi) - \cos(\varphi - \frac{2\pi}{3}) \right], & -\frac{2\pi}{3} < \varphi < 0\\ \hat{U}_{\rm m} \left[ \cos(\varphi) - \cos(\varphi + \frac{2\pi}{3}) \right], & 0 < \varphi < \frac{2\pi}{3} \\ 0, & \frac{2\pi}{3} < \varphi < \frac{4\pi}{3} \end{cases}$$
(22)

According to DPWM, the phase with the most negative motor voltage is clamped to the negative DC rail n, for one third of the fundamental period  $T_{\rm m}/3$ . Phase a in particular is clamped for the interval  $\frac{2\pi}{3} < \varphi < \frac{4\pi}{3}$  in **Fig. 7(c)**. The output voltages of **Fig. 7(a)** have a non-sinusoidal shape, however the line-to-line motor voltages are sinusoidal. Therefore it

is possible by means of DPWM to generate a sinusoidal three-phase motor voltage system with non-sinusoidal inverter output voltages. The DPWM modulation benefits from two key advantages compared to SPWM: (i) Reduction of the total Y-VSI switching transitions by 33% [21]. During one third of the fundamental motor period  $T_{\rm m}/3$  (i.e. the interval  $\frac{2\pi}{3} < \varphi < \frac{4\pi}{3}$ ), the phase-module *a* is clamped, thus no switching losses are generated from this phase-module. (ii) Reduction of the voltage stress on the boost half-bridges  $[\bar{a}_2, \bar{b}_2, \bar{c}_2]$  by 13%. The phase *a* boost half-bridge  $\bar{a}_2$  processes/switches the output voltage amplitude  $\hat{U}_{\rm m}$  as SWPM, but with the non-sinusoidal output voltages of Fig. 7(a). The maximum value of those output voltages is  $U_{\rm an,PK} = \sqrt{3}\hat{U}_{\rm m}$  which is 13% lower compared to the respective value for SPWM  $U_{\rm an,PK} = 2\hat{U}_{\rm m}$ .

The characteristic waveforms of a Y-VSI employing DPWM are analysed in the following. Depending on the instantaneous motor voltage  $u_{ao}(t)$  value, the output inverter voltage  $u_{an}(t)$ can be higher or lower than the input voltage  $U_i$ . Accordingly, the phase-module *a* operates in boost regime (cf. **Fig. 5(b**)) or buck regime (cf. **Fig. 5(a**)). The two operation regimes are highlighted on **Fig. 7(a)** and are analytically expressed in (7). The angle  $\varphi_0$ , where the transition from boost to buck regime occurs, is

$$\varphi_{\rm o} = \cos^{-1} \left( \frac{U_{\rm i}}{\sqrt{3}\hat{U}_{\rm m}} \right) + \frac{\pi}{6} \stackrel{\text{(3)}}{=} \cos^{-1} \left( \frac{2}{\sqrt{3}M} \right) + \frac{\pi}{6}.$$
 (24)

The duty cycles  $d_{a_1}$  and  $d_{a_2}$ , that control the half-bridges  $\bar{a}_1$  and  $\bar{a}_2$ , are illustrated in **Fig. 7(b)** and are calculated based on (10) and (11) as

$$d_{a_1}(\varphi) = \begin{cases} 1, & 0 < \varphi \le \varphi_0 \\ \frac{M(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3}))}{2}, & \varphi_0 < \varphi \le \frac{2\pi}{3}, \\ 0, & \frac{2\pi}{3} < \varphi \le \pi \end{cases}$$

$$d_{a_2}(\varphi) = \begin{cases} \frac{2}{M(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3}))}, & 0 < \varphi \le \varphi_0 \\ 1, & \varphi_0 < \varphi \le \pi \end{cases}$$
(26)

The integrated output filter is finally analysed, starting from the filter inductor  $L_0$ . In the case of DPWM, the inductor current is depicted in **Fig. 7(d)** and is calculated base on (2), (14) and (26) as

$$i_{\mathrm{L}_{o},\mathbf{a}}(\varphi) = \begin{cases} \hat{I}_{\mathrm{m}}\cos(\varphi)\frac{M}{2}(\cos(\varphi) - \cos(\varphi + \frac{2\pi}{3})), & 0 < \varphi \le \varphi_{\mathrm{o}} \\ \hat{I}_{\mathrm{m}}\cos(\varphi), & \varphi_{\mathrm{o}} < \varphi \le \pi \end{cases}$$

$$(27)$$

The inductor current waveform is non-sinusoidal, and is approximated by a simpler waveform

$$i_{\rm L_o}(\varphi) = \hat{I}_{\rm m}\left(\frac{M\sqrt{3}+2}{4}\cos(\varphi) + \frac{M\sqrt{3}-2}{4}\right).$$
 (28)

The maximum inductor current is greater than the motor current amplitude  $\hat{I}_{\rm m}$  and occurs during boost regime

$$\hat{I}_{L_0} = \hat{I}_m \frac{\sqrt{3}}{2} M,$$
 (29)

while the RMS current of the filter inductor is

$$I_{\rm L_o,RMS} = \frac{\hat{I}_{\rm m}}{\sqrt{2}} \frac{\sqrt{9M^2 - 4\sqrt{3}M + 12}}{4}.$$
 (30)

A current ripple is superimposed to the inductor current due to the PWM operation of the Y-VSI (cf. **Fig. 7(d)**). The current ripple of the inductor  $\Delta i_{L_o}$  is isolated in **Fig. 6(e)**, while the maximum occurring current ripple value (single-side amplitude) is

$$\Delta I_{\rm L_o} = \max\left[1, 4\frac{\frac{\sqrt{3}}{2}M - 1}{\frac{\sqrt{3}}{2}M}\right] \cdot \frac{U_{\rm i}}{8L_{\rm o}f_{\rm s}}.$$
 (31)

Finally, the output capacitor  $C_o$  is analysed. A voltage ripple is superimposed to the continuous output voltages of **Fig. 7(a)**, due to the PWM operation of the Y-VSI. The maximum occurring voltage ripple value across the filter capacitor  $C_o$ (single-side amplitude) is

$$\Delta U_{\rm C_o} = \Delta U_{\rm an} = \max\left[\frac{U_{\rm i}}{64L_{\rm o}C_{\rm o}f_{\rm s}^2}, \frac{\sqrt{3}}{2}M\hat{I}_{\rm m}}{8C_{\rm o}f_{\rm s}}\right].$$
 (32)

A voltage ripple of  $\Delta U_{an} < 2 \text{ V}$  should be achieved, in order to avoid parasitic bearing currents.

The characteristic waveforms, corresponding to DPWM modulation strategy, are summarized in **Tab. II** and are valid for a modulation index  $M \ge 4/3$ . For this modulation index range, the Y-VSI alternates between buck and boost regime (cf. **Fig. 5** and **7**). For a low modulation index  $M = 0...2/\sqrt{3}$  the Y-VSI operates exclusively in buck regime, over the whole fundamental period, hence is equivalent to a simple VSI. The properties of the Y-VSI in the modulation range  $M = 0...2/\sqrt{3}$  are discussed in **Appx. A**. Finally for a modulation index  $M = 2/\sqrt{3}...4/3$ , the Y-VSI alternates several times between buck and boost regime during the fundamental period. The analytic formulas of **Tab. II** can be used as an approximation in the modulation range  $M = 2/\sqrt{3}...4/3$ .

#### C. Control System

A complete control system is now conceptualized for the Y-VSI and is illustrated in **Fig. 8**. The goal of the control system is to maintain the desired motor speed set-point  $\omega = \omega^*$ . To this end, a standard cascaded speed-torque controller, referenced to the dq-axis frame, is used for the motor. The motor controller receives the speed  $\omega$ , the position angle  $\varepsilon$ , and the terminal currents  $[i_{m,a}, i_{m,b}, i_{m,c}]$  as input. In return, the motor controller outputs the motor terminal voltage references  $[u_{m,a}^*, u_{m,b}^*, u_{m,c}^*]$ .

The Y-VSI ensures that the motor voltages  $[u_{m,a}, u_{m,b}, u_{m,c}]$  follow the respective sinusoidal references  $[u_{m,a}^*, u_{m,b}^*, u_{m,c}^*]$ . Each phase-module of the Y-VSI is operated independently, hence the control block diagram is visualized for only phase *a* 



**Fig. 8:** Y-VSI control block diagram. A standard cascaded speedtorque controller is used, in order to maintain the desired motor speed set-point  $\omega = \omega^*$ . The motor controller outputs the three motor voltage references, e.g.  $u_{m,a}^*$ , that the Y-VSI must generate. Each phase-module of the Y-VSI is operated independently, hence only phase *a* is depicted. The modulator translates the inverter output voltage reference  $u_{an}^*$  into appropriate duty cycles  $d_{a1}$  and  $d_{a2}$ .

in **Fig. 8**. An offset voltage  $u_{off}^*$  is added to the motor terminal voltage reference  $u_{m,a}^*$ , in order to form the strictly positive phase-module output voltage reference  $u_{an}^*$ . The added offset depends on the employed modulation strategy In the case of SPWM, the offset is constant and is given by (5), while in the case of DPWM the offset is time-varying and is given by (21). Finally, the modulator translates the voltage reference  $u_{an}^*$  directly into the duty cycles  $d_{a1}$  and  $d_{a2}$ . The depicted block diagram of the modulator in **Fig. 8** is based on the formulas (10) and (11). The modulator follows a "democratic" strategy, in the sense that both the buck half-bridge  $\bar{a}_1$  and boost half-bridge  $\bar{a}_2$  are switched (but not simultaneously) in order to generate the reference voltage  $u_{an}^*$ .

The presented in **Fig. 8** control system is suitable for motor drive applications with slow dynamic response, such as compressor drives (cf. **Fig. 1**). In the case of servo drives, which require fast dynamic response, the inductor  $L_0$  current must be directly controlled. A Y-VSI control system with direct inductor current control is presented in [33].

#### **III. COMPONENT STRESSES**

In this section, the stresses on the different inverter components are analytically derived. The presented results are general and can be used for drive systems (or grid connected inverters) with any specifications. The analytic expressions are applied to a drive system of **Fig. 1** and **Tab. I**. For the considered drive application example, the nominal fuelcell voltage is  $U_i = 60 \text{ V}$ , while the motor voltage ranges within  $\hat{U}_m = 0 \text{ V}...40 \text{ V}$  (phase amplitude). The nominal motor voltage/power operation ( $\hat{U}_m = 40 \text{ V}, P = 1 \text{ kW}$ ), that corresponds to a modulation index of M = 4/3, yields the highest component stresses. For the sake of simplicity, a resistive load  $R = 3\hat{U}_{m,max}^2/2P_{max} = 2.4 \Omega$  is assumed, which corresponds to a unity power factor,  $\cos(\phi) = 1$ . Thereby, the transferred power P, fuel-cell current  $I_i$  and motor fundamental phase current amplitude  $\hat{I}_m$  can be derived as a function of the modulation index

$$P = M^2 \frac{3U_i^2}{8R}, \ I_i = M^2 \frac{3U_i}{8R}, \ \hat{I}_m = M \frac{U_i}{2R}.$$
 (33)

In order to further simplify the analysis, the current ripple of the filter inductor  $L_0$  is neglected, unless stated otherwise. Furthermore, the two half-bridges comprising each phasemodule (e.g. half-bridges  $\bar{a}_1$  and  $\bar{a}_2$  for phase-module *a*) are assumed to be identical.

#### A. Sinusoidal Modulation (SPWM)

The component stresses are analytically derived for a modulation index range M = 1...2. For this modulation range the Y-VSI generates motor voltages amplitudes  $\hat{U}_m$  greater than the input voltage  $U_i$  (buck and boost regime). For a low modulation index M = 0...1, the Y-VSI is equivalent to a simple two-level VSI (buck regime) as shown in **Fig. 5(a)**. The component stresses for a low modulation index case are derived in **Appx. A**.

1) Semiconductor Voltage Stress: The semiconductors of the buck half-bridges  $[\bar{a}_1, \bar{b}_1, \bar{c}_1]$  are blocking/switching the DC input voltage  $U_i$  independent of the employed modulation strategy

$$U_{\rm T1} = U_{\rm T2} = U_{\rm i}.$$
 (34)

In contrast, the boost half-bridges  $[\bar{a}_2, \bar{b}_2, \bar{c}_2]$  are blocking the time-varying inverter output voltages (e.g. voltage  $u_{an}(\varphi)$  for half-bridge  $\bar{a}_2$ ), which depend on the employed modulation strategy. Therefore, the maximum inverter output voltage value from **Fig. 6(a)** defines the voltage stress on the boost half-bridge semiconductor devices

$$U_{\rm T3} = U_{\rm T4} = 2\dot{U}_{\rm m}.\tag{35}$$

2) Semiconductor Current Stress: The RMS current stress of the semiconductor devices is plotted in Fig. 9 and is analytically approximated by

$$I_{\rm T1,RMS} = I_{\rm L_o,RMS} \sqrt{-\frac{\sqrt{3}}{\pi^2}} M^2 + (1 - \frac{\sqrt{3}}{\pi^2})M + 1 - \frac{2}{\sqrt{3}},$$
(36)

$$I_{\text{T2,RMS}} = I_{\text{L}_{o},\text{RMS}} \sqrt{+\frac{\sqrt{3}}{\pi^2}M^2 - (1 - \frac{\sqrt{3}}{\pi^2})M + \frac{2}{\sqrt{3}}}, \quad (37)$$

$$I_{\rm T3,RMS} = I_{\rm L_o,RMS} \sqrt{+\frac{1}{2\pi^2}M^2 - \frac{8}{15}M + \frac{3}{2}},$$
(38)

$$I_{\rm T4,RMS} = I_{\rm L_o,RMS} \sqrt{-\frac{1}{2\pi^2}M^2 + \frac{8}{15}M - \frac{1}{2}},$$
(39)



**Fig. 9:** (a) Buck half-bridge high-side  $T_1$  and low-side  $T_2$  switch RMS current stress, normalized with respect to the RMS inductor current  $I_{L_0,RMS}$ . (b) Boost half-bridge high-side  $T_3$  and low-side  $T_4$  switch RMS current stress, also normalized with respect to  $I_{L_0,RMS}$ .

where the RMS current of the inductor  $I_{L_0,RMS}$  is given by (18). As shown in Fig. 9, the current stress on the semiconductor devices is asymmetric and depends on the modulation index M. In the most extreme case example, for the modulation index range M = 0...1, the high-side switch  $T_{a3}$  conducts the total motor current, while the low-side switch  $T_{a4}$  conducts no current. Therefore, the current rating of the semiconductor devices must be carefully selected in order to account for this asymmetric current stress.

3) Semiconductor Conduction Losses: The conduction losses of the Y-VSI semiconductor devices are

$$P_{\rm cd} = 6I_{\rm L_o,RMS}^2 R_{\rm T,on},\tag{40}$$

where  $R_{\text{T,on}}$  is the on-state resistance of each (unipolar) power semiconductor device and  $I_{\text{L}_o,\text{RMS}}$  is the RMS current of the filter inductor  $L_o$ . It is reminded that, the current ripple is neglected, for the inductor RMS current calculation. Therefore, the conduction losses are calculated for SPWM based on (18) and (40)

$$P_{\rm cd} = 6 \frac{\hat{I}_{\rm m}^2}{2} \frac{3M^2 - 2M + 3}{4} R_{\rm T,on}.$$
 (41)

4) Semiconductor Switching Losses: In a half-bridge, the switching energy dissipation  $E_{sw}$ , associated with a hard switching transition, is approximated as a linear function of the commutation current  $I_{sw}$  as

$$E_{\rm sw}(I_{\rm sw}) = k_0 + k_1 I_{\rm sw}.$$
 (42)

Accordingly, the switching power dissipation for a switching frequency  $f_s$  is

$$P_{\rm sw}(I_{\rm sw}) = f_{\rm s} E_{\rm sw} = f_{\rm s} \left( k_0 + k_1 I_{\rm sw} \right). \tag{43}$$

The parameters  $k_0$  and  $k_1$  depend on the commutation (switched) voltage  $U_{sw}$ . Namely, the parameter  $k_0$  represents the constant part of the switching losses and is calculated in literature [51] (assuming unipolar power semiconductors) as

$$k_0(U_{\rm sw}) = Q_{\rm oss}(U_{\rm sw}) \cdot U_{\rm sw},\tag{44}$$

where  $Q_{\text{oss}}$  is the electric charge stored in the non-linear output parasitic capacitance  $C_{\text{oss}}$  of the MOSFET

$$Q_{\rm oss}(U_{\rm sw}) = \int_0^{U_{\rm sw}} C_{\rm oss}(u) \mathrm{d}u. \tag{45}$$

Besides the commutation voltage  $U_{sw}$ , the parameter  $k_1$  depends on the semiconductor technology and the gate driver configuration [52], [53].

The switching losses of the Y-VSI are now derived, staring from the buck half-bridges. The buck half-bridge  $\bar{a}_1$  is switched only during the buck regime of **Fig. 6**, i.e. when  $u_{an}(\varphi) \leq U_i$ . The commutation voltage of the buck half-bridge  $\bar{a}_1$  is constant and equal to the input voltage  $U_{sw,1} = U_i$ . The commutation current is equal to the inductor current and hence varies over time  $i_{sw,1}(\varphi) = i_{L_o,a}(\varphi)$ . An integration of the local (instantaneous) switching losses of (43) must be performed over the fundamental period  $T_m$  in order to derive the total switching losses caused by the buck half-bridges

$$P_{\rm sw,1} = \frac{3f_{\rm s}}{\pi} \int_{\phi_{\rm o}}^{\pi} \left[k_0 + k_1 i_{\rm L_o}(\varphi)\right] \mathrm{d}\varphi. \tag{46}$$

The switching parameters  $k_0$  and  $k_1$  are calculated for the constant commutation voltage of  $U_{sw,1} = U_i$ . The resulting sum of switching losses for the three buck half-bridges, when SPWM modulation is used, is

$$P_{\rm sw,1} = 3f_{\rm s} \left( k_0 \frac{\pi - \varphi_{\rm o}}{\pi} + k_1 \frac{2}{\pi} \hat{I}_{\rm m} (1 - \frac{1}{2} \sin(\varphi_{\rm o})) \right), \quad (47)$$

where the sin of the transition angle  $\varphi_0$  is

$$\sin(\varphi_{\rm o}) \stackrel{(9)}{=} \frac{2}{M} \sqrt{M-1}.$$
(48)

Furthermore, the switching parameters  $k_0$  and  $k_1$  of (47) are calculated for the constant commutation voltage of the buck half-bridges  $U_{sw,1} = U_i$ .

The boost half-bridge  $\bar{a}_2$  is switched only during the boost regime of **Fig. 6**, i.e. when  $u_{an}(\varphi) > U_i$ . The commutation voltage of the boost half-bridge  $\bar{a}_2$  is equal to the inverter output voltage and hence varies over time  $u_{sw,2}(\varphi) = u_{an}(\varphi)$ . The commutation current is equal to the inductor current  $i_{sw,2}(\varphi) = i_{L_o,a}(\varphi)$  and is also time-varying. An integration of the local switching losses of (43) must be performed over the fundamental period  $T_m$  in order to derive the total switching losses caused by the boost half-bridges

$$P_{\rm sw,2} = \frac{3f_{\rm s}}{\pi} \int_0^{\phi_{\rm o}} \left[ k_0(\varphi) + k_1(\varphi) i_{\rm L_o}(\varphi) \right] \mathrm{d}\varphi, \qquad (49)$$

where the switching parameters  $k_0(\varphi)$  and  $k_1(\varphi)$  are varying over time and depend on the instantaneous commutation voltage  $u_{\text{sw},2}(\varphi)$ . The resulting sum of switching losses for



Fig. 10: Local (instantaneous) RMS current of the filter inductor  $L_o$ , normalized with respect to  $\frac{U_i}{8\sqrt{3}L_{of_s}}$ . The local RMS current ripple depends on the modulation factor  $m_a(\varphi) = u_{an}(\varphi)/U_i$  of (8).

the three boost half-bridges, when SPWM modulation is used, is approximated by

$$P_{\rm sw,2} = 3f_{\rm s}(k_0 + k_1 M \hat{I}_{\rm m}) \frac{\sin(\varphi_{\rm o})}{\pi},$$
 (50)

where  $\sin(\varphi_0)$  is given in (48). The switching parameters  $k_0$ and  $k_1$  of (50) are calculated for the highest commutation voltage of the boost half-bridges  $U_{\text{sw},2} = u_{\text{an}}(0) = 2\hat{U}_{\text{m}}$ . The total switching losses of the Y-VSI are the sum of the perspective buck half-bridges' and boost half-bridges' switching losses

$$P_{\rm sw} = P_{\rm sw,1} + P_{\rm sw,2}.$$
 (51)

5) Passive Components Selection: The integrated output filter  $(L_o - C_o)$  of the Y-VSI is now analysed in detail, starting from the filter inductors  $L_o$ . The current of the filter inductor is non-sinusoidal, as is described by (15) and shown in Fig. 6(d). The maximum current stress on the inductor depends on the modulation index M, is given in (16) and is plotted in Fig. 11(a). The peak current ripple of the filter inductor is given by (19). Accordingly, in order to limit this current ripple to a maximum value of  $\Delta I_{L_o}$ , the inductance value must be selected as

$$L_{\rm o} \ge \max\left[1, 4\frac{M-1}{M}\right] \cdot \frac{U_{\rm i}}{8\Delta I_{\rm L_o} f_{\rm s}},\tag{52}$$

where  $M = M_{\text{max}}$  is the highest possible modulation index within the inverter operating range. In general, there is a direct relation between the inductor losses and the RMS inductor current ripple  $\Delta I_{\text{L}_0,\text{RMS}}$ , as a high RMS current ripple results in a high frequency RMS flux density and hence substantial core losses [54]. In addition, a high RMS current ripple causes high-frequency winding losses due to skin and proximity effect. Therefore, the RMS inductor current ripple  $\Delta I_{\text{L}_0,\text{RMS}}$ is a reasonable performance indicator for the design of the inductive components and is calculated in the following. The local (instantaneous) RMS current ripple of the filter inductor



**Fig. 11:** Filter inductor  $L_o$  current stress, calculated for SPWM and DPWM modulation strategies. (a) Maximum inductor current, normalized with respect to the motor current amplitude  $\hat{I}_m$  and (b) inductor RMS current ripple, normalized with respect to the value  $\frac{U_i}{8\sqrt{3}L_o f_s}$ .

is

$$\Delta i_{\mathrm{L}_{\mathrm{o}},\mathrm{a},\mathrm{RMS}}(\varphi) = \begin{cases} 4m_{\mathrm{a}}(1-m_{\mathrm{a}})\frac{U_{\mathrm{i}}}{8\sqrt{3}L_{\mathrm{o}}f_{\mathrm{s}}}, & 0 < \varphi \le \varphi_{\mathrm{o}} \\ 4\frac{m_{\mathrm{a}}-1}{m_{\mathrm{a}}}\frac{U_{\mathrm{i}}}{8\sqrt{3}L_{\mathrm{o}}f_{\mathrm{s}}}, & \varphi_{\mathrm{o}} < \varphi \le \pi \end{cases},$$
(53)

where  $m_{\rm a}(\varphi)$  is the modulation factor and is given in (8). The relation between the local RMS current ripple of the inductor  $\Delta i_{\rm L_o,a,RMS}$  and the modulation factor  $m_{\rm a}$  is visualized in Fig. 10. In order to calculate the global (total) RMS current ripple, an integration of the local RMS current ripple (53) over the fundamental period  $T_{\rm m}$  is performed. The global RMS current ripple is calculated numerically and is plotted in Fig. 11(b). Finally, the filter capacitors  $C_{\rm o}$  are selected. The peak voltage ripple across the filter capacitor is given in (20). Accordingly, in order to limit this voltage ripple to a maximum value of  $\Delta U_{\rm C_o}$ , the capacitance value must be selected as

$$C_{\rm o} \ge \max\left[\frac{U_{\rm i}}{64L_{\rm o}\Delta U_{\rm C_o}f_{\rm s}^2}, \frac{M\hat{I}_{\rm m}}{8\Delta U_{\rm C_o}f_{\rm s}}\right].$$
(54)

A voltage ripple of  $\Delta U_{C_o} = \Delta U_{an} < 2 \text{ V}$  should be selected, for a safe motor operation. Finally, an *RC* damping circuit is placed in parallel to the filter capacitor  $C_o$ , in order to avoid unwanted resonances of the output filter [38].

### B. Discontinuous Modulation (DPWM)

The component stresses are analytically derived for a modulation index range M = 4/3...2. For this modulation range the Y-VSI generates motor voltage amplitudes  $\hat{U}_{\rm m}$  greater than the input voltage  $U_{\rm i}$  (buck and boost regime). For a low modulation index  $M = 0...2/\sqrt{3}$ , the Y-VSI is equivalent to a simple two-level VSI (buck regime) as shown in **Fig. 5(a)**. The component stresses for a low modulation index case are derived in **Appx. A**.

1) Semiconductor Voltage Stress: The semiconductors of the buck half-bridges  $[\bar{a}_1, \bar{b}_1, \bar{c}_1]$  are blocking/switching the DC input voltage  $U_i$  independent of the employed modulation strategy

$$U_{\rm T1} = U_{\rm T2} = U_{\rm i}.$$
 (55)

In contrast, the boost half-bridges  $[\bar{a}_2, \bar{b}_2, \bar{c}_2]$  are blocking the time-varying inverter output voltages (e.g.  $u_{an}(\varphi)$  for half-bridge  $\bar{a}_2$ ), which depend on the employed modulation strategy. Therefore the maximum inverter output voltage value from **Fig. 7(a)** defines the voltage stress on the boost halfbridge semiconductor devices

$$U_{\rm T3} = U_{\rm T4} = \sqrt{3}\hat{U}_{\rm m}.$$
 (56)

2) Semiconductor Current Stress: The RMS current stress on the semiconductor devices is plotted in Fig. 9 and is analytically approximated by

$$I_{\rm T1,RMS} = I_{\rm L_o,RMS} \sqrt{-\frac{\sqrt{3}}{4\pi}M^2 + \frac{5}{7}M - \frac{1}{6}},$$
(57)

$$I_{\rm T2,RMS} = I_{\rm L_o,RMS} \sqrt{+\frac{\sqrt{3}}{4\pi}M^2 - \frac{5}{7}M + \frac{7}{6}},$$
 (58)

$$I_{\rm T3,RMS} = I_{\rm L_o,RMS} \sqrt{+\frac{1}{4\pi}M^2 - \frac{\sqrt{3}}{\sqrt{8}}M + 1 + \frac{2}{\pi}},\qquad(59)$$

$$I_{\rm T4,RMS} = I_{\rm L_o,RMS} \sqrt{-\frac{1}{4\pi}M^2 + \frac{\sqrt{3}}{\sqrt{8}}M - \frac{2}{\pi}},$$
 (60)

where the RMS current of the inductor  $I_{L_0,RMS}$  is given by (30). As shown in Fig. 9, the current stress on the semiconductor devices is asymmetric and depends on the modulation index M. In the most extreme case example, for the modulation index range  $M = 0...2/\sqrt{3}$ , the high-side switch  $T_{a3}$  conducts the total motor current, while the low-side switch  $T_{a4}$  conducts no current. Therefore, the current rating of the semiconductor devices must be carefully selected in order to account for this asymmetric current stress.

3) Semiconductor Conduction Losses: The conduction losses of the Y-VSI semiconductor devices are described by (40) and are proportional to the square of the inductor RMS current  $I_{L_o,RMS}$ . By using the expression (30) for the RMS inductor current, the conduction losses are calculated for DPWM

$$P_{\rm cd} = 6 \frac{\hat{I}_{\rm m}^2}{2} \frac{9M^2 - 4\sqrt{3}M + 12}{16} R_{\rm T,on}.$$
 (61)

4) Semiconductor Switching Losses: First, the switching losses of the buck half-bridges are calculated. The buck half-bridge  $\bar{a}_1$  is switched during the buck regime of **Fig. 7**, i.e. when  $u_{an}(\varphi) \leq U_i$ . Thanks to DPWM, the switching transition of the buck half-bridge  $\bar{a}_1$  during the buck regime are reduced compared to SWPM. More precisely, no switching transition

occur during the denoted clamping region of **Fig. 7**. The commutation voltage of the buck half-bridge  $\bar{a}_1$  is constant and equal to the input voltage  $U_{sw,1} = U_i$ . The commutation current is equal to the inductor current and hence varies over time  $i_{sw,1}(\varphi) = i_{L_o,a}(\varphi)$ . An integration of the local switching losses according to (46) is performed in order to derive the total switching losses caused by the buck half-bridges. The resulting sum of switching losses for the three buck half-bridges, when DPWM modulation is used, is

$$P_{\rm sw,1} = 3f_{\rm s} \left( k_0 \frac{\frac{2\pi}{3} - \varphi_{\rm o}}{\pi} + k_1 \frac{2}{\pi} \hat{I}_{\rm m} \left( \frac{4 - \sqrt{3}}{4} - \frac{1}{2} \sin(\varphi_{\rm o}) \right) \right), \tag{62}$$

where the sinus of the transition angle  $\varphi_0$  is

$$\sin(\varphi_{\rm o}) \stackrel{\text{(24)}}{=} \frac{3\sqrt{3M^2 - 4} + 2\sqrt{3}}{6M}.$$
 (63)

The switching parameters  $k_0$  and  $k_1$  of (62) are calculated for the constant commutation voltage of the buck half-bridges  $U_{\text{sw},1} = U_{\text{i}}$ .

Subsequently, the switching losses of the boost half-bridges are calculated. The boost half-bridge  $\bar{a}_2$  is switched only during the boost regime of **Fig. 7**, i.e. when  $u_{an}(\varphi) > U_i$ . The commutation voltage of the boost half-bridge  $\bar{a}_2$  is equal to the inverter output voltage and hence varies over time  $u_{sw,2}(\varphi) = u_{an}(\varphi)$ . The commutation current is equal to the inductor current  $i_{sw,2}(\varphi) = i_{L_o,a}(\varphi)$  and is also timevarying. An integration of the local switching losses according to (49) is performed in order to derive the total switching losses caused by the boost half-bridges. The resulting sum of switching losses for the three boost half-bridges, when DPWM modulation is used, is approximated by

$$P_{\rm sw,2} = 3f_{\rm s} \left( k_0 + k_1 \frac{M\sqrt{3}}{2} \hat{I}_{\rm m} \right) \frac{\sin(\varphi_{\rm o})}{\pi}, \qquad (64)$$

where  $\sin(\varphi_0)$  is given in (63). The switching parameters  $k_0$ and  $k_1$  of (64) are calculated for the highest commutation voltage of the boost half-bridges  $U_{\text{sw},2} = u_{\text{an}}(\frac{\pi}{6}) = \sqrt{3}\hat{U}_{\text{m}}$ . The total switching losses of the Y-VSI are the sum of the respective buck half-bridges' and boost half-bridges' switching losses (51). According to DPWM, the phase with the most negative motor voltage is clamped to the negative DC rail n, for one third of the fundamental period  $T_{\text{m}}/3$  (cf. Fig. 7). Thereby, it is possible to reduce the total switching transitions of the Y-VSI by 33% compared to SPWM. Accordingly, a significant reduction of the switching losses is achieved thanks to DPWM.

5) Passive Component Selection: The integrated output filter  $(L_0 - C_0)$  of the Y-VSI is now analysed. It is assumed that a Y-VSI inverter, designed for SPWM modulation, pre-exists. In this case, the filter inductors  $L_0$  and the filter capacitors  $C_0$ are selected based on (52) and (54), respectively. The current of the filter inductor is non-sinusoidal, as is described by (27) and shown in Fig. 7(d). The maximum current of the inductor depends on the modulation index M, is given in (29) and is plotted in Fig. 11(a). The DPWM results in a lower maximum

|                         |      | SPWM                                                                                           |      | DPWM                                                                                           |
|-------------------------|------|------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------|
| $T_1, T_2$ Voltage PK   | (34) | $U_{\rm T1} = U_{\rm T2} = 40  {\rm V}$                                                        | (55) | $U_{\rm T1} = U_{\rm T2} = 40  {\rm V}$                                                        |
| $T_3, T_4$ Voltage PK   | (35) | $U_{\rm T3} = U_{\rm T4} = 80{ m V}$                                                           | (56) | $U_{\rm T3} = U_{\rm T4} = 69.3{ m V}$                                                         |
| $T_1$ Current RMS       | (36) | $I_{\rm T1,RMS} = 11.2 \rm A$                                                                  | (57) | $I_{\mathrm{T1,RMS}} = 10.4 \mathrm{A}$                                                        |
| $T_2$ Current RMS       | (37) | $I_{\text{T2,RMS}} = 8.5 \text{A}$                                                             | (58) | $I_{\rm T2,RMS} = 9.7 \mathrm{A}$                                                              |
| $T_3$ Current RMS       | (38) | $I_{\rm T3,RMS} = 13.2 \rm A$                                                                  | (59) | $I_{\rm T3,RMS} = 14.0  {\rm A}$                                                               |
| $T_4$ Current RMS       | (39) | $I_{\rm T4,RMS} = 4.9  {\rm A}$                                                                | (60) | $I_{\mathrm{T4,RMS}} = 2.8 \mathrm{A}$                                                         |
| Conduction Losses Total | (41) | $P_{\rm cd} = 11.8{ m W}$                                                                      | (61) | $P_{\rm cd} = 9.8{ m W}$                                                                       |
|                         |      | $R_{\mathrm{T,on}} = 20 \mathrm{m}\Omega$ , for $100 \mathrm{^{\circ}C}$                       |      | $R_{\rm T,on} = 20 \mathrm{m}\Omega$ , for $100 ^{\circ}\mathrm{C}$                            |
| Switching Losses Buck   | (47) | $P_{ m sw,1}=7.7 m W$                                                                          | (62) | $P_{ m sw,1}=2.9 m W$                                                                          |
|                         |      | $^{*}k_{0} = 6.77 \mu\text{J},  k_{1} = 0.68 \mu\text{J}/\text{A},  \text{for}  U_{\text{T}1}$ |      | $^{*}k_{0} = 6.77 \mu\text{J},  k_{1} = 0.68 \mu\text{J}/\text{A},  \text{for}  U_{\text{T}1}$ |
| Switching Losses Boost  | (50) | $P_{ m sw,2}=8.7{ m W}$                                                                        | (64) | $P_{\mathrm{sw},2} = 6.2 \mathrm{W}$                                                           |
|                         |      | $k_0 = 10.91 \mu\text{J},  k_1 = 1.09 \mu\text{J/A},  \text{for}  U_{\text{T3}}$               |      | $^{*}k_{0} = 8.58 \mu\text{J},  k_{1} = 0.86 \mu\text{J}/\text{A},  \text{for}  U_{\text{T3}}$ |
| Losses Total            |      | $P_{\rm cd} + P_{ m sw,1} + P_{ m sw,2} = 28.3{ m W}$                                          |      | $P_{\rm cd} + P_{\rm sw,1} + P_{\rm sw,2} = 18.9{ m W}$                                        |
| Efficiency Reduction    |      | $\Delta \eta = -2.8\%$                                                                         |      | $\Delta \eta = -1.9\%$                                                                         |
| Filter Inductor         | (52) | $L_{\rm o} = 5\mu{ m H}$                                                                       | (52) | $L_{\rm o} = 5\mu{ m H}$                                                                       |
| Current Ripple PK       |      | $\Delta I_{\mathrm{L}_{\mathrm{o}}} = 3.6 \mathrm{A}$                                          |      | $\Delta I_{\rm L_o} = 3.6 \mathrm{A}$                                                          |
| Current PK              | (16) | $\hat{I}_{L_0} = 22.2 \mathrm{A}$                                                              | (29) | $\hat{I}_{L_0} = 19.3 \mathrm{A}$                                                              |
| Current RMS             | (18) | $I_{\rm L_o,RMS} = 13.3 \rm A$                                                                 | (30) | $I_{\mathrm{L}_{\mathrm{o}},\mathrm{RMS}} = 12.8\mathrm{A}$                                    |
| Filter Capacitor        | (54) | $C_{\rm o}=2\mu{ m F}$                                                                         | (54) | $C_{ m o}=2\mu{ m F}$                                                                          |
| Voltage Ripple PK       |      | $\Delta U_{ m C_o} = 0.7{ m V}$                                                                |      | $\Delta U_{\rm C_o} = 0.7  { m V}$                                                             |

TABLE III: Component stresses summary for a Y-VSI employing SPWM or DPWM modulation strategy. The numeric values are calculated for a the motor drive of **Tab. I**, and for the nominal operating condition, i.e. modulation index M = 4/3.

Switching parameters  $k_0$  and  $k_1$  are calculated based on [53].

current and hence a lower stress on the inductor, compared to SPWM. Subsequently, the RMS current ripple of the inductor  $\Delta I_{L_0,RMS}$ , which is directly related to the inductor losses, is calculated. In order to calculate the global (total) RMS current ripple, an integration of the local RMS current ripple (53) over the fundamental period  $T_{\rm m}$  is performed. The global RMS current ripple is calculated numerically and is plotted in Fig. 11(b). It is deduced that DPWM causes less current ripple stress on the filter inductor compared to SPWM.

#### C. Remaining Component Stresses

The capacitor  $C_i$  conducts the switched input current  $i_i(t)$  of the Y-VSI. The worst case current, flowing through the input capacitor over a switching period  $T_s$  is  $i_i(t) = \frac{1}{2}\hat{I}_o \operatorname{rec}(2\pi f_s t)$ The input capacitor current is in this case rectangular, with 50% duty cycle and has an amplitude of  $I_0/2$ . Accordingly, a high (local) RMS current stress on the input capacitor  $I_{C_{i,RMS}} = \hat{I}_{o}/2$  results. Based on the rectangular current waveform  $i_i(t) = \frac{1}{2}\hat{I}_o \operatorname{rec}(2\pi f_s t)$ , the worst case voltage ripple across the input capacitor  $C_i$  and/or the fuel-cell is

$$\Delta U_{\rm i} = \frac{\hat{I}_{\rm m}}{8f_{\rm s}C_{\rm i}}.\tag{65}$$

Therefore, in order to limit the input voltage ripple to a sufficiently low value  $\Delta U_i$  the input capacitance must be

$$C_{\rm i} \ge \frac{I_{\rm m}}{8f_{\rm s}\Delta U_{\rm i}}.\tag{66}$$

The resulting input capacitance value  $C_i$  is inversely proportional to the switching frequency  $f_s$  and is typically small. It is noted here, that there is no need for low-frequency energy storage within the input capacitor  $C_i$ , for a balanced threephase system. In summary, the input capacitor must conduct a high-frequency switched current with a high RMS value  $I_{C_i,RMS}$ , while a low capacitance  $C_i$  is typically required.

Therefore, ceramic or film capacitors are suggested for the  $C_{\rm i}$  realization.

### **IV. EXPERIMENTAL VALIDATION**

The proposed Y-VSI inverter concept is tested within the fuel-cell application of Fig. 1 and Tab. I. A 10kW fuel-cell unit requires a continuous supply of oxygen, which is provided by a 280 krpm high-speed electric compressor [5]. A motor drive system, directly supplied by the fuel-cell controls the electric compressor. The compressor drive system uses 10% of the fuel-cell power, i.e. 1 kW.

#### A. Design Procedure

The previously derived component stresses in Sec. III depend on the switching frequency  $f_s$ , however the switching frequency is until now not explicitly defined. The switching frequency  $f_s$  represents a crucial design trade-off. A high switching frequency allows to reduce the volume of the passive filter components, but at the same time increases the semiconductor switching losses and accordingly requires a larger semiconductor heatsink volume. In order to select an appropriate switching frequency, a multi-objective optimization routine, with respect to inverter efficiency  $\eta$  and power density  $\rho$ , is employed [55]–[57], which assesses the performance of several Y-VSI inverter designs. The optimization routine includes the 200 V rated GaN semiconductor devices (EPC 2034 MOSFETs [53]), the semiconductor heatsinks [58], the inductive components  $L_0$ , [54], [59] and the ceramic capacitors  $C_0, C_i$ .

Based on the optimization results, a switching frequency of  $f_{\rm s} = 300 \,\rm kHz$  is selected for the Y-VSI. The boxed volume of the integrated AC filter ( $L_0$  and  $C_0$ ) is  $36.4 \,\mathrm{cm}^3$ . Subsequently, the number of parallel semiconductor devices per switch  $(T_{a1} - T_{a4} \text{ of Fig. 3})$  is selected. A low number of parallel devices yields low (capacitive) switching losses, but high

conduction losses. On the contrary, a high number of parallel devices results in high switching losses but low conduction losses. The number of parallel devices is determined by the minimum of the overall semiconductor losses (i.e. sum of conduction and switching losses). In the case at hand, two parallel devices per switch are optimal. A breakdown of the semiconductor losses into conduction and switching losses is depicted in **Fig. 12**. As expected, DPWM modulation yields lower semiconductor losses (-33.2%) compared to SPMW modulation, mainly thanks to the reduced number of switching transitions. The Y-VSI component parameters are given in **Tab. IV**.

Using the analytic formulas derived in Sec. III, the inverter component stresses are calculated and summarized in Tab. III. There, the SPWM and DPWM modulation strategies are compared. The Tab. III serves as a general design guideline and can be extended for motor drive systems with different specifications. After the designer selects an appropriate switching frequency  $f_s$ , based on the available semiconductor technology, Tab. III can be easily used in order to design a Y-VSI inverter.

For the sake of completeness, a conventional B-VSI (cf. Fig. 2) is designed for the specifications of Tab. I. The detailed design process of a B-VSI can be found in [21]. The selected B-VSI benchmark design, features the same switching frequency of  $f_s = 300 \text{ kHz}$ , for both the DC/DC stage as well as the DC/AC stage. The boxed volume of the DC/DC stage filter  $(L_i, C_i \text{ and } C_{DC})$  is  $10.7 \text{ cm}^3$ , while the boxed volume of the DC/AC stage filter ( $L_0$  and  $C_0$ ) is  $32 \text{ cm}^3$ . Therefore, the total filter volume of the B-VSI is  $42.7 \,\mathrm{cm}^3$ . Note that the filter volume of the B-VSI  $(42.7 \,\mathrm{cm}^3)$  is higher than the respective volume for the Y-VSI  $(36.4 \text{ cm}^3)$ , due to the higher number of four inductors. In addition, the same 200 V rated GaN devices are used, as in the case of the Y-VSI. In particular, two parallel devices per switch are used for the DC/DC stage and one device per switch is used in the DC/AC stage. The semiconductor losses of the conventional B-VSI [21], are depicted in Fig. 12. The selected number of parallel devices yields the lowest overall semiconductor losses. Note in Fig. 12(a) that the DC/AC stage switching losses (15.5 W) are higher than the DC/AC stage conduction losses (8.3 W). Therefore, using two instead of one parallel device per switch for the DC/AC stage would further increase the switching losses. The increase in the switching losses would outweigh the decrease in the conduction losses, thereby resulting in higher overall semiconductor losses. Thus, one device per switch is optimal. The B-VSI component parameters are summarized in Tab. V.

**Fig. 12(a)** reveals that the Y-VSI employing SPWM generates 20.1% less semiconductor losses, compared to the B-VSI employing SWPM, for the same switching frequency of  $f_s = 300 \text{ kHz}$ . The superior performance of the Y-VSI can be explained as follows. The B-VSI features two energy conversion stages. In the case of SPWM, one half-bridge is switched at the DC/DC stage and three half-bridges are switched at the DC/AC stage. Therefore, four in total half-bridges are switched. In addition, all the half-bridges switch



Fig. 12: Breakdown of the semiconductor losses of the Y-VSI and the B-VSI [21] into conduction and switching losses, for (a) SPWM and (b) DPWM. The numeric values are calculated for the nominal specifications of Tab. I, i.e. modulation index M = 4/3.

the high DC link voltage  $U_{\rm DC} = 80$  V. The Y-VSI processes the transmitted power P = 1 kW in a completely differently way. When SPWM is employed, only one half-bridge per phase-module is switched, at any given point in time (cf. **Fig. 6**). Therefore, a Y-VSI requires the switching of only three half-bridges in total, at any given point in time. Furthermore, the buck half-bridge  $\bar{a}_1$  of the Y-VSI switches the low input voltage  $U_i = 60$  V, while the boost half-bridge  $\bar{a}_2$  switches the time-varying output voltage  $u_{\rm an}(t) \leq 80$  V (**6**). Note that both these voltages are lower than the high DC link voltage  $U_{\rm DC} = 80$  V of a B-VSI. For the above reasons the Y-VSI benefits from low semiconductor losses. It is noted, that the semiconductor losses reduction achieved by means of the Y-VSI, simultaneously enables a low semiconductor heatsink volume [58].

A similar analysis is performed for DPWM modulation in **Fig. 12(b)**. There, the Y-VSI generates 35.3% less semiconductor losses than the B-VSI, which can be explained as follows. According to DPWM, only two half-bridges of the Y-VSI are switched at any given point in time (cf. **Fig. 7**). Contrary, three half-bridges in total (one half-bridge at the DC/DC stage and two half-bridges at the DC/AC stage) are switched, in the case of the B-VSI. Therefore, the B-VSI generates considerably higher semiconductor losses than the Y-VSI.

#### B. Experimental Results

Two inverter hardware prototypes are purposely assembled: (i) Y-VSI of Fig. 3. The hardware prototype is shown in Fig. 13 and the respective component parameters are given in Tab. IV. Experimentally measured waveforms for SWPM are shown in Fig. 14(a), where the three output voltages of the inverter are offseted sinusoids. Experimentally measured waveforms for DWPM are shown in Fig. 14(b). There, the three output voltages of the inverter are non-sinusoidal, however, the load line-to-line voltages are sinusoidal.



Fig. 13: Y-VSI hardware prototype  $(113\,mm\times49\,mm\times30\,mm)$  achieving a power density of  $6.6\,kW/dm^3$   $(108\,W/in^3).$ 

**TABLE IV:** Parameter values of the Y-VSI hardware prototype, corresponding to the schematic diagram notation of **Fig. 3**.



Fig. 14: Experimentally measured waveforms for the Y-VSI inverter employing (a) SPWM and (b) DPWM modulation, at nominal operating condition P = 1 kW. (yellow) Phase *a*, (red) phase *b* and (blue) phase *c* output voltages. (green) Phase *a* output voltage ripple.



Fig. 15: B-VSI hardware prototype  $(106 \text{ mm} \times 50 \text{ mm} \times 35 \text{ mm})$  achieving a power density of  $6 \text{ kW/dm}^3$  (98 W/in<sup>3</sup>).

**TABLE V:** Parameter values of the B-VSI hardware prototype, corresponding to the schematic diagram notation of **Fig. 2**.

| B-VSI - DC/DC stage           |                   |
|-------------------------------|-------------------|
| Switching frequency $f_{s,i}$ | $300\mathrm{kHz}$ |
| Switches (2 devices parallel) | 200 V EPC 2034    |
| Inductance L <sub>i</sub>     | 1.5 µH            |
| Capacitance $C_i$             | $10\mu\mathrm{F}$ |
| Capacitance $C_{DC}$          | $25\mu\mathrm{F}$ |
| B-VSI - DC/AC stage           |                   |
| Switching frequency $f_{s,o}$ | $300\mathrm{kHz}$ |
| Switches (1 device)           | 200 V EPC 2034    |
| Inductance L <sub>o</sub>     | 5 µH              |
| Capacitance C <sub>o</sub>    | $2\mu\mathrm{F}$  |



**Fig. 16:** Experimentally measured waveforms for the B-VSI inverter at nominal operating condition P = 1 kW. (yellow) Phase *a*, (red) phase *b* and (blue) phase *c* output voltages. (green) Phase *a* output voltage ripple.

(ii) B-VSI of Fig. 2. The hardware prototype is depicted in Fig. 15, while the component parameters are summarized in Tab.V. Experimentally measured waveforms are shown in Fig. 16 for SWPM modulation. This hardware prototype serves as the state-of-the-art solution against which the Y-VSI hardware prototype is compared to.

In order to enable a meaningful comparison, both the above

hardware demonstrators feature the same switching frequency of  $f_s = 300 \text{ kHz}$ . It is noted, that during the experimental measurements the compressor is replaced by an equivalent resistive load  $R = 2 \Omega$ . The resistive load significantly simplifies the test setup, but does not affect the operation or the performance of the inverter prototypes.

First, the performance of the two hardware prototypes is experimentally compared. The conventional B-VSI hardware prototype achieves a power density of  $\rho = 6 \,\mathrm{kW/dm^3}$ (including case, cooling system and control electronics). The Y-VSI hardware prototype achieves a power density of  $\rho = 6.6 \,\mathrm{kW/dm^3}$ , which is  $\Delta \rho = +10\%$  higher compared to the B-VSI. The Y-VSI benefits from a lower number of inductive components (three) compared the B-VSI (four). This is the main reason behind the higher Y-VSI power density.

At P = 1 kW nominal operation, the B-VSI achieves a low efficiency of  $\eta = 96\%$  (i.e. 40 W of losses), for sinusoidal modulation strategy (SWPM). The majority of the losses originate from the semiconductor devices (i.e. 35.4 Wcalculated in **Fig. 12(a)**). As discussed in **Sec. IV-A**, there are two main reasons behind the B-VSI low efficiency. The B-VSI is a two-stage converter, as a result four half-bridges are switched at any given point in time (for SPWM). Furthermore, all the semiconductor devices process/switch the high DC link voltage  $U_{\text{DC}} = 80 \text{ V}$ .

By employing the SPWM of Fig. 6, the Y-VSI achieves a nominal efficiency of  $\eta = 97.2\%$  (i.e. 28 W of losses), which is  $\Delta \eta = +1.2\%$  more efficient compared to the B-VSI (also employing SPWM). The Y-VSI delivers power to the motor more efficiently than the B-VSI, as discussed in Sec. IV-A. That is, at any moment in time, only three out of the six halfbridges of the Y-VSI are operated with the switching frequency  $f_{\rm s}$ , while the remaining three half-bridges are clamped. By employing the discontinuous modulation strategy (DPWM) of Fig. 7, the Y-VSI achieves an even higher efficiency of  $\eta =$ 98.3% (i.e. 17 W of losses). The Y-VSI is in this case  $\Delta \eta =$ +2.3% more efficient than the B-VSI, employing SPWM. The DPWM further reduces the number of switching transitions, thus adds to the previously described advantages of the Y-VSI. At each moment in time, only two out of the six halfbridges are operated with the switching frequency  $f_s$ , while the remaining four half-bridges are clamped. The efficiency curves of the two inverter prototypes are plotted in Fig. 17.

Finally, the motor voltage quality is assessed. The voltage ripple  $\Delta u_{an}$  at the load terminal a is measured in **Fig. 16**, for the case of the B-VSI employing SPWM. The voltage ripple  $\Delta u_{an}$  is the result of the PWM operation of the half-bridge  $\bar{a}$ . In particular, the switch-node  $\bar{a}$  two-level PWM voltage acquires two voltage values  $u_{\bar{a}n} = \{0 \text{ V}, 80 \text{ V}\}$ , and is processed by the full sin-wave output filter ( $L_0 = 5 \mu \text{H}, C_0 = 2 \mu \text{F}$ ). Thanks to the DM/CM attenuation of the output filter (-31dB at the frequency  $f_s = 300 \text{ kHz}$ ), a worst case voltage ripple value of  $\Delta U_{an} = 1.4 \text{ V}$  appears at the load terminal a. This voltage ripple value is low, hence ensures a safe motor operation.

The voltage ripple  $\Delta u_{an}$  of the load terminal *a* is also measured for the Y-VSI in **Fig. 14**. The voltage ripple  $\Delta u_{an}$ , is



**Fig. 17:** Efficiency profile of (blue) conventional B-VSI employing SPWM, (orange) Y-VSI employing SPWM and (yellow) Y-VSI employing DPWM. The Yokogawa WT3000E high accuracy power analyzer is used for the efficiency measurements.

caused by the PWM operation of the half-bridges  $\bar{a}_1$  and  $\bar{a}_2$ . Thanks to the integrated AC filter of the Y-VSI, the voltage ripple is  $\Delta U_{an} < 1 \text{ V}$  (for either SPWM or DPWM). The Y-VSI benefits from a slightly better motor voltage quality than the B-VSI, for the system specifications at hand (i.e. modulation index M = 4/3). It is reminded that the B-VSI and Y-VSI employ the same AC filter component values, i.e.  $L_0 = 5 \,\mu\text{H}, C_0 = 2 \,\mu\text{F}$ . By comparing the voltage ripple generated by SPWM and DPWM modulation (cf. **Fig. 14**), it is evident that the latter DPWM results in an overall lower voltage ripple  $\Delta u_{an}$ . This is expected, since DPWM reduces the total number of switching transitions, which cause the voltage ripple in the first place.

#### V. CONCLUSIONS

Motor drive systems supplied by a fuel-cell/battery are especially demanding when it comes to the design of the inverter. Besides a high performance (high efficiency  $\eta$  and power density  $\rho$ ), the inverter has to cope with the wide DC voltage variation of the fuel-cell/battery. Therefore, buckboost inverter topologies are required, which can guarantee the nominal speed/voltage range of the motor independent of the DC input voltage fluctuation.

A promising buck-boost inverter topology, denoted as Y-VSI, is presented within this paper (cf. **Fig. 3**). The Y-VSI is based on a three-phase modular concept, where three identical phase-modules are connected to a common star "Y" point (cf. **Fig. 4**). The Y-VSI benefits from four key advantages:

(i) Buck-boost capability. Each phase-module comprises a buck-boost DC/DC converter, hence the Y-VSI can generate output AC voltages that are higher or lower than the input DC voltage.

(ii) High efficiency. The Y-VSI processes the transmitted power P in a unique way. In the typical case, only three out of the six half-bridges are switched, at any given point in time. As a result, low switching losses are generated, hence high inverter efficiency is achieved. Based on the low number of switched half-bridges, the Y-VSI can be considered as a single-stage inverter.

(iii) Integrated AC output filter. The Y-VSI comprises an integrated output filter, hence generates sinusoidal motor voltages/currents. Furthermore, the Y-VSI protects the motor from high du/dt, thus the long-term reliability of the motor is guaranteed. As a result, no additional filter is required between the inverter and the motor.

(iv) Straightforward control. Each phase-module is equivalent to a DC/DC converter, hence can be controlled independently, based on well established control concepts. As a result, the Y-VSI benefits from a simple and uncomplicated control system (cf. Fig. 8).

Two modulation strategies are comparatively evaluated for the Y-VSI:

(i) Sinusoidal modulation (SPWM) of Fig. 6, which features sinusoidal output voltages.

(ii) Discontinuous modulation (DPWM) of Fig. 7. There, each output voltages is non-sinusoidal, however the difference between two output voltages, which is equal to the motor line-to-line voltage, is sinusoidal. By means of DPWM, it is possible to reduce the switching transition of the Y-VSI by 33%, and hence significantly reduce the overall switching losses.

The stresses on the inverter components are analytically derived for both modulation strategies, and a summary is given in **Tab. III**. A comparison of the two modulation strategies reveals that the latter DPWM yields higher efficiency than the former SPWM.

The Y-VSI performance is validated within the context of the application of **Fig. 1** and **Tab. I**. In the application at hand, a motor drive system is supplied by a fuel-cell and controls a high-speed 280 krpm 1 kW electric compressor. The Y-VSI hardware prototype of **Fig. 13**, which achieves a power density of  $\rho = 6.6 \text{ kW/dm}^3$  and an efficiency of  $\eta = 98.3\%$ , is purposely assembled. The hardware prototype employs the latest generation of GaN semiconductor devices and features a switching frequency of  $f_s = 300 \text{ kHz}$ . Finally, the Y-VSI is compared to the state-of-the-art inverter topology of **Fig. 2**, which features two energy conversion stages. The Y-VSI outperforms the state-of-the-art hardware prototype of **Fig. 15**, by  $\Delta \eta = +2.3\%$  in terms of efficiency and by  $\Delta \rho = +10\%$ in terms of power density.

In summary, the Y-VSI is a promising technology for modern variable speed motor drives. The integrated output filter of the Y-VSI allows for the safe use of WBG semiconductor devices. The high du/dt of WBG devices is effectively suppressed by the integrated filter, hence the motor reliability is ensured. Therefore, the Y-VSI fits well with applications, where high performance, sinusoidal motor voltages/currents and wide voltage operating range are of high importance.

## Appendix A

# COMPONENT STRESSES FOR LOW MODULATION INDEXES A. Sinusoidal Modulation (SPWM)

For the sake of completeness, the component stresses of the Y-VSI are derived for a low modulation index M = 0...1.

For SPWM within this modulation index range, the Y-VSI continuously operates in buck regime, according to **Fig. 5(a)**. There, the boost half-bridges e.g.  $\bar{a}_2$  are clamped, while only the buck half-bridges e.g.  $\bar{a}_1$  are switched. In this case, the Y-VSI is equivalent to a simple two-level VSI. The RMS current stress on the semiconductor devices is

$$I_{\text{T1,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}} \sqrt{\frac{M}{2}}, \quad I_{\text{T2,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}} \sqrt{1 - \frac{M}{2}},$$

$$I_{\text{T3,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}}, \qquad I_{\text{T4,RMS}} = 0,$$
(67)

and is plotted in Fig. 9.

The conduction losses of the Y-VSI semiconductor devices are described by (40) and are proportional to the square of the inductor RMS current  $I_{L_o,RMS}$ . For the examined modulation range M = 0...1, the filter inductor current is equal to the motor current and hence

$$I_{\rm L_o,RMS} = \frac{\hat{I}_{\rm m}}{\sqrt{2}}.$$
(68)

The resulting conduction losses are

$$P_{\rm cd} = 6 \frac{\hat{I}_{\rm m}^2}{2} R_{\rm T,on}.$$
 (69)

The switching losses are subsequently analysed. The boost half-ridges are clamped and therefore exhibit no switching losses, i.e.  $P_{sw,2} = 0$ . Therefore, only the buck half-bridges contribute to the switching losses. The equation (46) is used in order to derive the total switching losses caused by the buck half-bridges

$$P_{\rm sw} = P_{\rm sw,1} = 3f_{\rm s}(k_0 + k_1 \frac{2}{\pi} \hat{I}_{\rm m}), \tag{70}$$

where the switching parameters  $k_0$  and  $k_1$  are calculated for the constant commutation voltage of  $U_{sw,1} = U_i$ .

#### B. Discontinuous Modulation (DPWM)

The component stresses of the Y-VSI are derived for DPWM and a low modulation index  $M = 0...2/\sqrt{3}$ . For DPWM within this modulation index range, the Y-VSI continuously operates in buck regime, according to **Fig. 5(a)**. The RMS current stress on the semiconductor devices is

$$I_{\text{T1,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}} \sqrt{\frac{3\sqrt{3}M}{4\pi}} \quad I_{\text{T2,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}} \sqrt{1 - \frac{3\sqrt{3}M}{4\pi}}$$
$$I_{\text{T3,RMS}} = \frac{\hat{I}_{\text{m}}}{\sqrt{2}} \qquad \qquad I_{\text{T4,RMS}} = 0$$
(71)

The conduction losses of DPWM are the same as in the case of SWPM (69). The switching losses are subsequently analysed. Similarly to SPWM, the boost half-ridges are clamped and therefore exhibit no switching losses, i.e.  $P_{sw,2} = 0$ . Only the buck half-bridges contribute to the switching losses. The equation (46) is used in order to derive the total switching

losses caused by the buck half-bridges

$$P_{\rm sw} = P_{\rm sw,1} = 3f_{\rm s}(\frac{2}{3}k_0 + (1 - \frac{\sqrt{3}}{4})k_1\frac{2}{\pi}\hat{I}_{\rm m}), \qquad (72)$$

where the switching parameters  $k_0$  and  $k_1$  are calculated for the constant commutation voltage of  $U_{sw,1} = U_i$ .

#### ACKNOWLEDGMENT

The authors gratefully acknowledge the financial support by the Swiss Innovation Agency (Innosuisse) and the technical contribution of Celeroton AG.

#### REFERENCES

- J. G. Kassakian and T. M. Jahns, "Evolving and emerging applications of power electronics in systems," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 1, no. 2, pp. 47–58, 2013.
- [2] S. S. Williamson, A. K. Rathore, and F. Musavi, "Industrial electronics for electric transportation: Current state-of-the-art and future challenges," *IEEE Transactions on Industrial Electronics*, vol. 62, no. 5, pp. 3021–3032, 2015.
- [3] T. M. Jahns and H. Dai, "The past, present, and future of power electronics integration technology in motor drives," *CPSS Transactions* on *Power Electronics and Applications*, vol. 2, no. 3, pp. 197–216, Sep. 2017.
- [4] K. Jin, X. Ruan, M. Yang, and M. Xu, "A hybrid fuel cell power system," *IEEE Transactions on Industrial Electronics*, vol. 56, no. 4, pp. 1212– 1222, 2009.
- [5] Celeroton. (2017) Radial turbo compressor CT-17-1000.GB. [Online]. Available: https://www.celeroton.com/fileadmin/user\_upload/produkte/ kompressor/datasheets/Datenblatt-CT-17-1000.GB.pdf
- [6] J. Larminie and A. Dicks, Fuel Cell Systems Explained. John Wiley & Sons, Ltd, 2013.
- [7] K. Shirabe, M. Swamy, J. Kang, M. Hisatsune, Y. Wu, D. Kebort, and J. Honea, "Advantages of high frequency pwm in ac motor drive applications," in *Proceedings of IEEE Energy Conversion Congress and Exposition (ECCE USA)*, 2012, pp. 2977–2984.
- [8] A. Tuysuz, A. Schaubhut, C. Zwyssig, and J. W. Kolar, "Model-based loss minimization in high-speed motors," in *Proceedings of International Electric Machines Drives Conference (IEMDC)*, May. 2013, pp. 332– 339.
- [9] E. A. Jones, F. Wang, D. Costinett, Z. Zhang, B. Guo, B. Liu, and R. Ren, "Characterization of an enhancement-mode 650-v gan hfet," in *Proceedings of IEEE Energy Conversion Congress and Exposition* (ECCE USA), Sep. 2015, pp. 400–407.
- [10] D. Bortis, O. Knecht, D. Neumayr, and J. W. Kolar, "Comprehensive evaluation of gan git in low- and high-frequency bridge leg applications," in *Proceedings of IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia)*, May 2016, pp. 21–30.
- [11] S. Bell, T. J. Cookson, S. A. Cope, R. A. Epperly, A. Fischer, D. W. Schlegel, and G. L. Skibinski, "Experience with variable-frequency drives and motor bearing reliability," *IEEE Transactions on Industry Applications*, vol. 37, no. 5, pp. 1438–1446, 2001.
- [12] S. Schroth, D. Bortis, and J. W. Kolar, "Impact of stator grounding in low power single-phase ec-motors," in *Proceedings of IEEE Applied Power Electronics Conference and Exposition (APEC)*, Mar. 2014, pp. 783–790.
- [13] A. F. Moreira, P. M. Santos, T. A. Lipo, and G. Venkataramanan, "Filter networks for long cable drives and their influence on motor voltage distribution and common-mode currents," *IEEE Transactions on Industrial Electronics*, vol. 52, no. 2, pp. 515–522, Apr. 2005.
- [14] F. Z. Peng, "Z-source inverter," *IEEE Transactions on Industry Applications*, vol. 39, no. 2, pp. 504–510, Mar. 2003.
- [15] J. Li, J. Liu, and Z. Liu, "Comparison of z-source inverter and traditional two-stage boost-buck inverter in grid-tied renewable energy generation," in *Proceedings of 6th IEEE International Power Electronics and Motion Control Conference*, May. 2009, pp. 1493–1497.
- [16] Poh Chiang Loh, D. M. Vilathgamuwa, Y. S. Lai, Geok Tin Chua, and Y. Li, "Pulse-width modulation of z-source inverters," *IEEE Transactions* on Power Electronics, vol. 20, no. 6, pp. 1346–1355, 2005.

- [17] Fang Zheng Peng, Miaosen Shen, and Zhaoming Qian, "Maximum boost control of the z-source inverter," *IEEE Transactions on Power Electronics*, vol. 20, no. 4, pp. 833–838, 2005.
- [18] C. J. Gajanayake, F. L. Luo, H. B. Gooi, P. L. So, and L. K. Siow, "Extended-boost z-source inverters," *IEEE Transactions on Power Electronics*, vol. 25, no. 10, pp. 2642–2652, 2010.
- [19] M. Shen, A. Joseph, J. Wang, F. Z. Peng, and D. J. Adams, "Comparison of traditional inverters and z -source inverter for fuel cell vehicles," *IEEE Transactions on Power Electronics*, vol. 22, no. 4, pp. 1453–1463, 2007.
- [20] P. C. Loh, D. M. Vilathgamuwa, C. J. Gajanayake, Y. R. Lim, and C. W. Teo, "Transient modeling and analysis of pulse-width modulated z-source inverter," *IEEE Transactions on Power Electronics*, vol. 22, no. 2, pp. 498–507, 2007.
- [21] M. Antivachis, J. A. Anderson, D. Bortis, and J. W. Kolar, "Analysis of a synergetically controlled two-stage three-phase dc/ac buck-boost converter," *CPSS Transactions on Power Electronics and Applications*, vol. 5, no. 1, pp. 34–53, 2020.
- [22] D. Menzi, D. Bortis, and J. W. Kolar, "Three-phase two-phase-clamped boost-buck unity power factor rectifier employing novel variable dc link voltage input current control," in *Proceedings of IEEE International Power Electronics and Application Conference and Exposition (PEAC)*, Nov. 2018, pp. 1–8.
- [23] J. Shen, K. Rigbers, C. P. Dick, and R. W. De Doncker, "A dynamic boost converter input stage for a double 120° flattop modulation based three-phase inverter," in *Proceedings of IEEE Industry Applications Society Annual Meeting (IAS)*, Oct. 2008, pp. 1–7.
- [24] T. B. Soeiro and P. Bauer, "Fast dc-type electric vehicle charger based on a quasi-direct boost - buck rectifier," in *Proceedings of International Conference of Electrical and Electronic Technologies for Automotive* (AEIT), Jul. 2019, pp. 1–6.
- [25] B. Sahan, S. V. Araújo, C. Nöding, and P. Zacharias, "Comparative evaluation of three-phase current source inverters for grid interfacing of distributed and renewable energy systems," *IEEE Transactions on Power Electronics*, vol. 26, no. 8, pp. 2304–2318, 2011.
- [26] G. Su and P. Ning, "Loss modeling and comparison of vsi and rbigbt based csi in traction drive applications," in *Proceedings of IEEE Transportation Electrification Conference and Expo (ITEC)*, 2013, pp. 1–7.
- [27] H. Dai and T. Jahns, "Comparative investigation of pwm current-source inverter for future machine drives using high-frequency wide-bandgap power switches," in *Proceedings of IEEE Applied Power Electronics Conference and Exposition (APEC)*, Mar. 2018.
- [28] K. P. Phillips, "Current-source converter for ac motor drives," *IEEE Transactions on Industry Applications*, vol. IA-8, no. 6, pp. 679–683, 1972.
- [29] T. Friedli, S. D. Round, D. Hassler, and J. W. Kolar, "Design and performance of a 200-khz all-sic jfet current dc-link back-to-back converter," *IEEE Transactions on Industry Applications*, vol. 45, no. 5, pp. 1868–1878, 2009.
- [30] M. Guacci, D. Zhang, M. Tatic, D. Bortis, J. W. Kolar, Y. Kinoshita, and H. Ishida, "Three-phase two-third-pwm buck-boost current source inverter system employing dual-gate monolithic bidirectional gan e-fets," *CPSS Transactions on Power Electronics and Applications*, vol. 4, no. 4, pp. 339–354, 2019.
- [31] M. Guacci, M. Tatic, D. Bortis, J. W. Kolar, Y. Kinoshita, and H. Ishida, "Novel three-phase two-third-modulated buck-boost current source inverter system employing dual-gate monolithic bidirectional gan e-fets," in *Proceedings of IEEE 10th International Symposium on Power Electronics for Distributed Generation Systems (PEDG)*, 2019, pp. 674– 683.
- [32] H. Dai, R. A. Torres, T. M. Jahns, and B. Sarlioglu, "Characterization and implementation of hybrid reverse-voltage-blocking and bidirectional switches using wbg devices in emerging motor drive applications," in *Proceedings of IEEE Applied Power Electronics Conference and Exposition (APEC)*, 2019, pp. 297–304.
- [33] M. Antivachis, D. Bortis, L. Schrittwieser, and J. W. Kolar, "Three-phase buck-boost y-inverter with wide dc input voltage range," in *Proceedings* of *IEEE Applied Power Electronics Conference and Exposition (APEC)*, Mar. 2018, pp. 1492–1499.
- [34] M. Antivachis, D. Bortis, D. Menzi, and J. W. Kolar, "Comparative evaluation of y-inverter against three-phase two-stage buck-boost dc-ac converter systems," in *Proceedings of International Power Electronics Conference (IPEC - ECCE Asia)*, May 2018, pp. 181–189.

- [35] R. Erickson and L. Colony, "Dc to three phase switched mode converters," Patent US 4,677,539, 1987.
- [36] K. D. Ngo, S. Cuk, and R. D. Middlebrook, "A new flyback dc-to-threephase converter with sinusoidal outputs," in *Proceedings of IEEE Power Electronics Specialists Conference (PESC)*, Jun. 1983, pp. 377–388.
- [37] B. Farhad and S. Cuk, "A new switched-mode amplifier produces clean three phase power," in *Proceedings of 9th International Solid State Power Conversion Conference*, 1982, pp. E3.1–E3.15.
- [38] R. W. Erickson and D. Maksimovic, Fundamentals of Power Electronics. Kluwer academic publishers, 2001.
- [39] S. Mehrnami, S. K. Mazumder, and H. Soni, "Modulation scheme for three-phase differential-mode inverter," *IEEE Transactions on Power Electronics*, vol. 31, no. 3, pp. 2654–2668, Mar. 2016.
- [40] A. Darwish, D. Holliday, S. Ahmed, A. M. Massoud, and B. W. Williams, "A single-stage three-phase inverter based on cuk converters for pv applications," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 2, no. 4, pp. 797–807, Dec. 2014.
- [41] M. S. Diab, A. Elserougi, A. M. Massoud, A. S. Abdel-Khalik, and S. Ahmed, "A four-switch three-phase sepic-based inverter," *IEEE Transactions on Power Electronics*, vol. 30, no. 9, pp. 4891–4905, Sep. 2015.
- [42] M. Baumann and J. W. Kolar, "A novel control concept for reliable operation of a three-phase three-switch buck-type unity-power-factor rectifier with integrated boost output stage under heavily unbalanced mains condition," *IEEE Transactions on Industrial Electronics*, vol. 52, no. 2, pp. 399–409, Apr. 2005.
- [43] G. Skibinski, J. Pankau, R. Sladky, and J. Campbell, "Generation, control and regulation of emi from ac drives," in *Proceedings of IEEE Industry Applications Conference Thirty - 2nd IAS Annual Meeting*, vol. 2, Oct. 1997, pp. 1571–1583 vol.2.
- [44] Z. Vrankovic, G. L. Skibinski, and C. Winterhalter, "Novel double clamp methodology to reduce shielded cable radiated emissions initiated by electronic device switching," *IEEE Transactions on Industry Applications*, vol. 53, no. 1, pp. 327–339, Jan. 2017.
- [45] K. Zhou and D. Wang, "Relationship between space-vector modulation and three-phase carrier-based pwm: a comprehensive analysis," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 1, pp. 186–196, Feb. 2002.
- [46] M. Antivachis, D. Bortis, A. Avila, and J. W. Kolar, "New optimal common-mode modulation for three-phase inverters with dc-link referenced output filter," *CPSS Transactions on Power Electronics and Applications*, vol. 2, no. 4, pp. 331–340, Dec. 2017.
- [47] J. W. Kolar, H. Ertl, and F. C. Zach, "Influence of the modulation method on the conduction and switching losses of a pwm converter system," *IEEE Transactions on Industry Applications*, vol. 27, no. 6, pp. 1063– 1075, Nov. 1991.
- [48] A. M. Hava, S. Sul, R. J. Kerkman, and T. A. Lipo, "Dynamic overmodulation characteristics of triangle intersection pwm methods," *IEEE Transactions on Industry Applications*, vol. 35, no. 4, pp. 896– 907, Jul. 1999.
- [49] F. Liu, K. Xin, and Y. Liu, "An adaptive discontinuous pulse width modulation (dpwm) method for three phase inverter," in *Proceedings of IEEE Applied Power Electronics Conference and Exposition (APEC)*, Mar. 2017, pp. 1467–1472.
- [50] C. Charumit and V. Kinnares, "Discontinuous svpwm techniques of three-leg vsi-fed balanced two-phase loads for reduced switching losses and current ripple," *IEEE Transactions on Power Electronics*, vol. 30, no. 4, pp. 2191–2204, Apr. 2015.
- [51] M. Kasper, R. M. Burkart, G. Deboy, and J. W. Kolar, "ZVS of power mosfets revisited," *IEEE Transactions on Power Electronics*, vol. 31, no. 12, pp. 8063–8067, Dec. 2016.
- [52] G. Deboy, O. Haeberlen, and M. Treu, "Perspective of loss mechanisms for silicon and wide band-gap power devices," *CPSS Transactions on Power Electronics and Applications*, vol. 2, no. 2, pp. 89–100, Aug. 2017.
- [53] M. Guacci, J. A. Anderson, K. L. Pally, D. Bortis, J. W. Kolar, M. J. Kasper, J. Sanchez, and G. Deboy, "Experimental characterization of silicon and gallium nitride 200V power semiconductors for modular/multi-level converters using advanced measurement techniques," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, 2019.
- [54] P. Papamanolis, F. Krismer, and J. W. Kolar, "Minimum loss operation of high-frequency inductors," in *Proceedings of IEEE Applied Power Electronics Conference (APEC)*, Mar. 2018, pp. 1756–1763.

- [55] J. W. Kolar, F. Krismer, Y. Lobsiger, J. Muehlethaler, T. Nussbaumer, and J. Miniboeck, "Extreme efficiency power electronics," in *Proceedings of* 7th International Conference on Integrated Power Electronics Systems (CIPS), Mar. 2012, pp. 1–22.
- [56] D. Bortis, D. Neumayr, and J. W. Kolar, "ηρ-pareto optimization and comparative evaluation of inverter concepts considered for the google little box challenge," in *Proceedings of IEEE 17th Workshop on Control* and Modeling for Power Electronics (COMPEL), Jun. 2016, pp. 1–5.
- [57] J. W. Kolar, T. Friedli, F. Krismer, A. Looser, M. Schweizer, R. A. Friedemann, P. K. Steimer, and J. B. Bevirt, "Conceptualization and multiobjective optimization of the electric system of an airborne wind turbine," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 1, no. 2, pp. 73–103, 2013.
- [58] C. Gammeter, F. Krismer, and J. W. Kolar, "Weight optimization of a cooling system composed of fan and extruded-fin heat sink," *IEEE Transactions on Industry Applications*, vol. 51, no. 1, pp. 509–520, Jan. 2015.
- [59] R. M. Burkart, H. Uemura, and J. W. Kolar, "Optimal inductor design for 3-phase voltage-source pwm converters considering different magnetic materials and a wide switching frequency range," in *Proceedings of International Power Electronics Conference (IPEC - ECCE Asia)*, May 2014, pp. 891–898.



Michael Antivachis (M'16) received his B.Sc. degree in electrical and computer engineering from the National Technical University of Athens (NTUA). He then received his M.Sc. and Ph.D. degree from the Swiss Federal Institute of Technology (ETH) Zurich in 2016 and 2020, respectively. Since 2016, he is with the Power Electronic Systems Laboratory (PES) of ETH Zurich as a scientific researcher. His research interests include high-speed motor drive systems, efficient and power dense inverter solutions employing wide-bandgap semiconductor de-

vices, inverter-motor integration, and low EMI emission profile inverters.



**Nicolas Kleynhans** (SM' 20) graduated in 2018 with a B.Sc. degree in electrical engineering and information technology from the Swiss Federal Institute of Technology (ETH). Since October 2019, he has been working at the Power Electronic Systems Laboratory (PES) of ETH Zürich as part of his final thesis for his M.Sc. degree in electrical engineering and information technology.



**Johann W. Kolar** (F'10) is a Fellow of the IEEE and received his M.Sc. degree in Industrial Electronics and Control Engineering and his Ph.D. degree in Electrical Engineering (summa cum laude/promotio sub auspiciis praesidentis rei publicae) from the Vienna University of Technology, Austria, in 1997 and 1999, respectively. Since 1984, he has been working as independent researcher and international consultant in close collaboration with the Vienna University of Technology, in the fields of power electronics, industrial electronics and high performance

drive systems. He is currently a Full Professor and the Head of the Power Electronic Systems Laboratory at the Swiss Federal Institute of Technology (ETH) Zurich. He has proposed numerous novel PWM converter topologies, modulation and control concepts, multi-objective power electronics design procedures, etc. and has supervised 75+ Ph.D. students. He has published 900+ scientific papers in international journals and conference proceedings, 4 book chapters, and has filed 190+ patents. He has presented 30+ educational seminars at leading international conferences, has served as IEEE PELS Distinguished Lecturer from 2012 through 2016, and has received 36 IEEE Transactions and Conference Prize Paper Awards, the 2014 IEEE Power Electronics Society R. David Middlebrook Achievement Award, the 2016 IEEE William E. Newell Power Electronics Award, the 2016 IEEE PEMC Council Award, and two ETH Zurich Golden Owl Awards for excellence in teaching. He has initiated and/or is the founder of 4 ETH Spin-off companies. The focus of his current research is on ultra-compact and ultra-efficient SiC and GaN converter systems, ANN-based power electronics components and systems design, Solid-State Transformers, Power Supplies on Chip, as well as ultra-high speed and ultra-light weight drives, bearingless motors, and energy harvesting.